]> sigrok.org Git - libsigrok.git/blame - hardware/asix-sigma/asix-sigma.c
drivers: rename and reorganize config get/set
[libsigrok.git] / hardware / asix-sigma / asix-sigma.c
CommitLineData
28a35d8a
HE
1/*
2 * This file is part of the sigrok project.
3 *
868501fa 4 * Copyright (C) 2010-2012 Håvard Espeland <gus@ping.uio.no>,
911f1834
UH
5 * Copyright (C) 2010 Martin Stensgård <mastensg@ping.uio.no>
6 * Copyright (C) 2010 Carl Henrik Lunde <chlunde@ping.uio.no>
28a35d8a
HE
7 *
8 * This program is free software: you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation, either version 3 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program. If not, see <http://www.gnu.org/licenses/>.
20 */
21
911f1834 22/*
6352d030 23 * ASIX SIGMA/SIGMA2 logic analyzer driver
911f1834
UH
24 */
25
3bbd9849
UH
26#include <glib.h>
27#include <glib/gstdio.h>
28a35d8a
HE
28#include <ftdi.h>
29#include <string.h>
45c59c8b
BV
30#include "libsigrok.h"
31#include "libsigrok-internal.h"
28a35d8a
HE
32#include "asix-sigma.h"
33
34#define USB_VENDOR 0xa600
35#define USB_PRODUCT 0xa000
36#define USB_DESCRIPTION "ASIX SIGMA"
37#define USB_VENDOR_NAME "ASIX"
38#define USB_MODEL_NAME "SIGMA"
39#define USB_MODEL_VERSION ""
ee492173 40#define TRIGGER_TYPES "rf10"
464d12c7 41#define NUM_PROBES 16
28a35d8a 42
ed300b9f 43SR_PRIV struct sr_dev_driver asix_sigma_driver_info;
a873c594 44static struct sr_dev_driver *di = &asix_sigma_driver_info;
69b07d14 45static int hw_dev_acquisition_stop(struct sr_dev_inst *sdi, void *cb_data);
28a35d8a 46
a533743d 47static const uint64_t supported_samplerates[] = {
59df0c77
UH
48 SR_KHZ(200),
49 SR_KHZ(250),
50 SR_KHZ(500),
51 SR_MHZ(1),
52 SR_MHZ(5),
53 SR_MHZ(10),
54 SR_MHZ(25),
55 SR_MHZ(50),
56 SR_MHZ(100),
57 SR_MHZ(200),
28a35d8a
HE
58 0,
59};
60
d261dbbf
UH
61/*
62 * Probe numbers seem to go from 1-16, according to this image:
63 * http://tools.asix.net/img/sigma_sigmacab_pins_720.jpg
64 * (the cable has two additional GND pins, and a TI and TO pin)
65 */
c37d2b1b 66static const char *probe_names[NUM_PROBES + 1] = {
78693401
UH
67 "1", "2", "3", "4", "5", "6", "7", "8",
68 "9", "10", "11", "12", "13", "14", "15", "16",
464d12c7
KS
69 NULL,
70};
71
a533743d 72static const struct sr_samplerates samplerates = {
590b9f9a
UH
73 0,
74 0,
75 0,
28a35d8a
HE
76 supported_samplerates,
77};
78
915f7cc8 79static const int hwcaps[] = {
1953564a
BV
80 SR_CONF_LOGIC_ANALYZER,
81 SR_CONF_SAMPLERATE,
82 SR_CONF_CAPTURE_RATIO,
28a35d8a 83
1953564a 84 SR_CONF_LIMIT_MSEC,
28a35d8a
HE
85 0,
86};
87
fefa1800
UH
88/* Force the FPGA to reboot. */
89static uint8_t suicide[] = {
90 0x84, 0x84, 0x88, 0x84, 0x88, 0x84, 0x88, 0x84,
91};
92
93/* Prepare to upload firmware (FPGA specific). */
94static uint8_t init[] = {
95 0x03, 0x03, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01,
96};
97
98/* Initialize the logic analyzer mode. */
99static uint8_t logic_mode_start[] = {
100 0x00, 0x40, 0x0f, 0x25, 0x35, 0x40,
101 0x2a, 0x3a, 0x40, 0x03, 0x20, 0x38,
102};
103
eec5275e 104static const char *firmware_files[] = {
a8116d76
HE
105 "asix-sigma-50.fw", /* 50 MHz, supports 8 bit fractions */
106 "asix-sigma-100.fw", /* 100 MHz */
107 "asix-sigma-200.fw", /* 200 MHz */
ed09fd07 108 "asix-sigma-50sync.fw", /* Synchronous clock from pin */
a8116d76 109 "asix-sigma-phasor.fw", /* Frequency counter */
f6564c8d
HE
110};
111
0e1357e8 112static int sigma_read(void *buf, size_t size, struct dev_context *devc)
28a35d8a
HE
113{
114 int ret;
fefa1800 115
0e1357e8 116 ret = ftdi_read_data(&devc->ftdic, (unsigned char *)buf, size);
28a35d8a 117 if (ret < 0) {
47f4f073 118 sr_err("ftdi_read_data failed: %s",
0e1357e8 119 ftdi_get_error_string(&devc->ftdic));
28a35d8a
HE
120 }
121
122 return ret;
123}
124
0e1357e8 125static int sigma_write(void *buf, size_t size, struct dev_context *devc)
28a35d8a
HE
126{
127 int ret;
fefa1800 128
0e1357e8 129 ret = ftdi_write_data(&devc->ftdic, (unsigned char *)buf, size);
28a35d8a 130 if (ret < 0) {
47f4f073 131 sr_err("ftdi_write_data failed: %s",
0e1357e8 132 ftdi_get_error_string(&devc->ftdic));
fefa1800 133 } else if ((size_t) ret != size) {
47f4f073 134 sr_err("ftdi_write_data did not complete write.");
28a35d8a
HE
135 }
136
137 return ret;
138}
139
99965709 140static int sigma_write_register(uint8_t reg, uint8_t *data, size_t len,
0e1357e8 141 struct dev_context *devc)
28a35d8a
HE
142{
143 size_t i;
144 uint8_t buf[len + 2];
145 int idx = 0;
146
147 buf[idx++] = REG_ADDR_LOW | (reg & 0xf);
148 buf[idx++] = REG_ADDR_HIGH | (reg >> 4);
149
fefa1800 150 for (i = 0; i < len; ++i) {
28a35d8a
HE
151 buf[idx++] = REG_DATA_LOW | (data[i] & 0xf);
152 buf[idx++] = REG_DATA_HIGH_WRITE | (data[i] >> 4);
153 }
154
0e1357e8 155 return sigma_write(buf, idx, devc);
28a35d8a
HE
156}
157
0e1357e8 158static int sigma_set_register(uint8_t reg, uint8_t value, struct dev_context *devc)
28a35d8a 159{
0e1357e8 160 return sigma_write_register(reg, &value, 1, devc);
28a35d8a
HE
161}
162
99965709 163static int sigma_read_register(uint8_t reg, uint8_t *data, size_t len,
0e1357e8 164 struct dev_context *devc)
28a35d8a
HE
165{
166 uint8_t buf[3];
fefa1800 167
28a35d8a
HE
168 buf[0] = REG_ADDR_LOW | (reg & 0xf);
169 buf[1] = REG_ADDR_HIGH | (reg >> 4);
28a35d8a
HE
170 buf[2] = REG_READ_ADDR;
171
0e1357e8 172 sigma_write(buf, sizeof(buf), devc);
28a35d8a 173
0e1357e8 174 return sigma_read(data, len, devc);
28a35d8a
HE
175}
176
0e1357e8 177static uint8_t sigma_get_register(uint8_t reg, struct dev_context *devc)
28a35d8a
HE
178{
179 uint8_t value;
fefa1800 180
0e1357e8 181 if (1 != sigma_read_register(reg, &value, 1, devc)) {
47f4f073 182 sr_err("sigma_get_register: 1 byte expected");
28a35d8a
HE
183 return 0;
184 }
185
186 return value;
187}
188
99965709 189static int sigma_read_pos(uint32_t *stoppos, uint32_t *triggerpos,
0e1357e8 190 struct dev_context *devc)
28a35d8a
HE
191{
192 uint8_t buf[] = {
193 REG_ADDR_LOW | READ_TRIGGER_POS_LOW,
194
195 REG_READ_ADDR | NEXT_REG,
196 REG_READ_ADDR | NEXT_REG,
197 REG_READ_ADDR | NEXT_REG,
198 REG_READ_ADDR | NEXT_REG,
199 REG_READ_ADDR | NEXT_REG,
200 REG_READ_ADDR | NEXT_REG,
201 };
28a35d8a
HE
202 uint8_t result[6];
203
0e1357e8 204 sigma_write(buf, sizeof(buf), devc);
28a35d8a 205
0e1357e8 206 sigma_read(result, sizeof(result), devc);
28a35d8a
HE
207
208 *triggerpos = result[0] | (result[1] << 8) | (result[2] << 16);
209 *stoppos = result[3] | (result[4] << 8) | (result[5] << 16);
210
57bbf56b
HE
211 /* Not really sure why this must be done, but according to spec. */
212 if ((--*stoppos & 0x1ff) == 0x1ff)
213 stoppos -= 64;
214
215 if ((*--triggerpos & 0x1ff) == 0x1ff)
216 triggerpos -= 64;
217
28a35d8a
HE
218 return 1;
219}
220
99965709 221static int sigma_read_dram(uint16_t startchunk, size_t numchunks,
0e1357e8 222 uint8_t *data, struct dev_context *devc)
28a35d8a
HE
223{
224 size_t i;
225 uint8_t buf[4096];
226 int idx = 0;
227
fefa1800 228 /* Send the startchunk. Index start with 1. */
28a35d8a
HE
229 buf[0] = startchunk >> 8;
230 buf[1] = startchunk & 0xff;
0e1357e8 231 sigma_write_register(WRITE_MEMROW, buf, 2, devc);
28a35d8a 232
fefa1800 233 /* Read the DRAM. */
28a35d8a
HE
234 buf[idx++] = REG_DRAM_BLOCK;
235 buf[idx++] = REG_DRAM_WAIT_ACK;
236
237 for (i = 0; i < numchunks; ++i) {
fefa1800
UH
238 /* Alternate bit to copy from DRAM to cache. */
239 if (i != (numchunks - 1))
240 buf[idx++] = REG_DRAM_BLOCK | (((i + 1) % 2) << 4);
28a35d8a
HE
241
242 buf[idx++] = REG_DRAM_BLOCK_DATA | ((i % 2) << 4);
243
fefa1800 244 if (i != (numchunks - 1))
28a35d8a
HE
245 buf[idx++] = REG_DRAM_WAIT_ACK;
246 }
247
0e1357e8 248 sigma_write(buf, idx, devc);
28a35d8a 249
0e1357e8 250 return sigma_read(data, numchunks * CHUNK_SIZE, devc);
28a35d8a
HE
251}
252
4ae1f451 253/* Upload trigger look-up tables to Sigma. */
0e1357e8 254static int sigma_write_trigger_lut(struct triggerlut *lut, struct dev_context *devc)
ee492173
HE
255{
256 int i;
257 uint8_t tmp[2];
258 uint16_t bit;
259
260 /* Transpose the table and send to Sigma. */
261 for (i = 0; i < 16; ++i) {
262 bit = 1 << i;
263
264 tmp[0] = tmp[1] = 0;
265
266 if (lut->m2d[0] & bit)
267 tmp[0] |= 0x01;
268 if (lut->m2d[1] & bit)
269 tmp[0] |= 0x02;
270 if (lut->m2d[2] & bit)
271 tmp[0] |= 0x04;
272 if (lut->m2d[3] & bit)
273 tmp[0] |= 0x08;
274
275 if (lut->m3 & bit)
276 tmp[0] |= 0x10;
277 if (lut->m3s & bit)
278 tmp[0] |= 0x20;
279 if (lut->m4 & bit)
280 tmp[0] |= 0x40;
281
282 if (lut->m0d[0] & bit)
283 tmp[1] |= 0x01;
284 if (lut->m0d[1] & bit)
285 tmp[1] |= 0x02;
286 if (lut->m0d[2] & bit)
287 tmp[1] |= 0x04;
288 if (lut->m0d[3] & bit)
289 tmp[1] |= 0x08;
290
291 if (lut->m1d[0] & bit)
292 tmp[1] |= 0x10;
293 if (lut->m1d[1] & bit)
294 tmp[1] |= 0x20;
295 if (lut->m1d[2] & bit)
296 tmp[1] |= 0x40;
297 if (lut->m1d[3] & bit)
298 tmp[1] |= 0x80;
299
99965709 300 sigma_write_register(WRITE_TRIGGER_SELECT0, tmp, sizeof(tmp),
0e1357e8
BV
301 devc);
302 sigma_set_register(WRITE_TRIGGER_SELECT1, 0x30 | i, devc);
ee492173
HE
303 }
304
305 /* Send the parameters */
306 sigma_write_register(WRITE_TRIGGER_SELECT0, (uint8_t *) &lut->params,
0e1357e8 307 sizeof(lut->params), devc);
ee492173 308
e46b8fb1 309 return SR_OK;
ee492173
HE
310}
311
fefa1800 312/* Generate the bitbang stream for programming the FPGA. */
28a35d8a 313static int bin2bitbang(const char *filename,
fefa1800 314 unsigned char **buf, size_t *buf_size)
28a35d8a 315{
fefa1800 316 FILE *f;
e3fff420 317 unsigned long file_size;
28a35d8a
HE
318 unsigned long offset = 0;
319 unsigned char *p;
e3fff420
HE
320 uint8_t *firmware;
321 unsigned long fwsize = 0;
28a35d8a
HE
322 const int buffer_size = 65536;
323 size_t i;
e3fff420 324 int c, bit, v;
fefa1800 325 uint32_t imm = 0x3f6df2ab;
28a35d8a 326
868d8cef 327 f = g_fopen(filename, "rb");
28a35d8a 328 if (!f) {
47f4f073 329 sr_err("g_fopen(\"%s\", \"rb\")", filename);
b53738ba 330 return SR_ERR;
28a35d8a
HE
331 }
332
333 if (-1 == fseek(f, 0, SEEK_END)) {
47f4f073 334 sr_err("fseek on %s failed", filename);
28a35d8a 335 fclose(f);
b53738ba 336 return SR_ERR;
28a35d8a
HE
337 }
338
339 file_size = ftell(f);
340
341 fseek(f, 0, SEEK_SET);
342
b53738ba 343 if (!(firmware = g_try_malloc(buffer_size))) {
47f4f073 344 sr_err("%s: firmware malloc failed", __func__);
12ad53f5 345 fclose(f);
b53738ba 346 return SR_ERR_MALLOC;
28a35d8a
HE
347 }
348
28a35d8a
HE
349 while ((c = getc(f)) != EOF) {
350 imm = (imm + 0xa853753) % 177 + (imm * 0x8034052);
e3fff420 351 firmware[fwsize++] = c ^ imm;
28a35d8a
HE
352 }
353 fclose(f);
354
e3fff420 355 if(fwsize != file_size) {
47f4f073 356 sr_err("%s: Error reading firmware", filename);
e3fff420
HE
357 fclose(f);
358 g_free(firmware);
359 return SR_ERR;
28a35d8a
HE
360 }
361
28a35d8a
HE
362 *buf_size = fwsize * 2 * 8;
363
b53738ba 364 *buf = p = (unsigned char *)g_try_malloc(*buf_size);
28a35d8a 365 if (!p) {
47f4f073 366 sr_err("%s: buf/p malloc failed", __func__);
12ad53f5 367 g_free(firmware);
b53738ba 368 return SR_ERR_MALLOC;
28a35d8a
HE
369 }
370
371 for (i = 0; i < fwsize; ++i) {
28a35d8a 372 for (bit = 7; bit >= 0; --bit) {
fefa1800 373 v = firmware[i] & 1 << bit ? 0x40 : 0x00;
28a35d8a
HE
374 p[offset++] = v | 0x01;
375 p[offset++] = v;
376 }
377 }
378
379 g_free(firmware);
380
381 if (offset != *buf_size) {
382 g_free(*buf);
47f4f073 383 sr_err("Error reading firmware %s "
0aeb0ccd 384 "offset=%ld, file_size=%ld, buf_size=%zd.",
133a37bf 385 filename, offset, file_size, *buf_size);
28a35d8a 386
b53738ba 387 return SR_ERR;
28a35d8a
HE
388 }
389
b53738ba 390 return SR_OK;
28a35d8a
HE
391}
392
811deee4 393static int clear_instances(void)
0448d110
BV
394{
395 GSList *l;
396 struct sr_dev_inst *sdi;
0e1357e8
BV
397 struct drv_context *drvc;
398 struct dev_context *devc;
399
a873c594 400 drvc = di->priv;
0448d110
BV
401
402 /* Properly close all devices. */
0e1357e8 403 for (l = drvc->instances; l; l = l->next) {
0448d110
BV
404 if (!(sdi = l->data)) {
405 /* Log error, but continue cleaning up the rest. */
47f4f073 406 sr_err("%s: sdi was NULL, continuing", __func__);
0448d110
BV
407 continue;
408 }
409 if (sdi->priv) {
0e1357e8
BV
410 devc = sdi->priv;
411 ftdi_free(&devc->ftdic);
0448d110
BV
412 }
413 sr_dev_inst_free(sdi);
414 }
0e1357e8
BV
415 g_slist_free(drvc->instances);
416 drvc->instances = NULL;
0448d110 417
811deee4 418 return SR_OK;
0448d110
BV
419}
420
34f06b90 421static int hw_init(struct sr_context *sr_ctx)
61136ea6 422{
b32503cc 423 struct drv_context *drvc;
61136ea6 424
b32503cc 425 if (!(drvc = g_try_malloc0(sizeof(struct drv_context)))) {
47f4f073 426 sr_err("Driver context malloc failed.");
886a52b6 427 return SR_ERR_MALLOC;
b32503cc 428 }
1ebe4b4e 429 drvc->sr_ctx = sr_ctx;
a873c594 430 di->priv = drvc;
61136ea6
BV
431
432 return SR_OK;
433}
434
0448d110 435static GSList *hw_scan(GSList *options)
28a35d8a 436{
d68e2d1a 437 struct sr_dev_inst *sdi;
87ca93c5 438 struct sr_probe *probe;
0e1357e8
BV
439 struct drv_context *drvc;
440 struct dev_context *devc;
0448d110 441 GSList *devices;
e3fff420
HE
442 struct ftdi_device_list *devlist;
443 char serial_txt[10];
444 uint32_t serial;
87ca93c5 445 int ret, i;
28a35d8a 446
0448d110 447 (void)options;
64d33dc2 448
a873c594 449 drvc = di->priv;
0448d110
BV
450 devices = NULL;
451 clear_instances();
452
0e1357e8 453 if (!(devc = g_try_malloc(sizeof(struct dev_context)))) {
47f4f073 454 sr_err("%s: devc malloc failed", __func__);
0448d110 455 return NULL;
b53738ba 456 }
99965709 457
0e1357e8 458 ftdi_init(&devc->ftdic);
28a35d8a 459
fefa1800 460 /* Look for SIGMAs. */
e3fff420 461
0e1357e8 462 if ((ret = ftdi_usb_find_all(&devc->ftdic, &devlist,
eec944c5
BV
463 USB_VENDOR, USB_PRODUCT)) <= 0) {
464 if (ret < 0)
465 sr_err("ftdi_usb_find_all(): %d", ret);
99965709 466 goto free;
eec944c5 467 }
99965709 468
e3fff420 469 /* Make sure it's a version 1 or 2 SIGMA. */
0e1357e8 470 ftdi_usb_get_strings(&devc->ftdic, devlist->dev, NULL, 0, NULL, 0,
6352d030 471 serial_txt, sizeof(serial_txt));
e3fff420
HE
472 sscanf(serial_txt, "%x", &serial);
473
6352d030 474 if (serial < 0xa6010000 || serial > 0xa602ffff) {
47f4f073
UH
475 sr_err("Only SIGMA and SIGMA2 are supported "
476 "in this version of libsigrok.");
e3fff420
HE
477 goto free;
478 }
479
480 sr_info("Found ASIX SIGMA - Serial: %s", serial_txt);
481
0e1357e8
BV
482 devc->cur_samplerate = 0;
483 devc->period_ps = 0;
484 devc->limit_msec = 0;
485 devc->cur_firmware = -1;
486 devc->num_probes = 0;
487 devc->samples_per_event = 0;
488 devc->capture_ratio = 50;
489 devc->use_triggers = 0;
28a35d8a 490
fefa1800 491 /* Register SIGMA device. */
d68e2d1a
UH
492 if (!(sdi = sr_dev_inst_new(0, SR_ST_INITIALIZING, USB_VENDOR_NAME,
493 USB_MODEL_NAME, USB_MODEL_VERSION))) {
47f4f073 494 sr_err("%s: sdi was NULL", __func__);
99965709 495 goto free;
d68e2d1a 496 }
a873c594 497 sdi->driver = di;
87ca93c5
BV
498
499 for (i = 0; probe_names[i]; i++) {
de6e0eca 500 if (!(probe = sr_probe_new(i, SR_PROBE_LOGIC, TRUE,
87ca93c5
BV
501 probe_names[i])))
502 return NULL;
503 sdi->probes = g_slist_append(sdi->probes, probe);
504 }
505
0448d110 506 devices = g_slist_append(devices, sdi);
0e1357e8
BV
507 drvc->instances = g_slist_append(drvc->instances, sdi);
508 sdi->priv = devc;
28a35d8a 509
fefa1800 510 /* We will open the device again when we need it. */
e3fff420 511 ftdi_list_free(&devlist);
28a35d8a 512
0448d110 513 return devices;
ea9cfed7 514
99965709 515free:
0e1357e8
BV
516 ftdi_deinit(&devc->ftdic);
517 g_free(devc);
0448d110 518 return NULL;
28a35d8a
HE
519}
520
811deee4
BV
521static GSList *hw_dev_list(void)
522{
523 struct drv_context *drvc;
524
a873c594 525 drvc = di->priv;
811deee4
BV
526
527 return drvc->instances;
528}
529
0e1357e8 530static int upload_firmware(int firmware_idx, struct dev_context *devc)
28a35d8a
HE
531{
532 int ret;
533 unsigned char *buf;
534 unsigned char pins;
535 size_t buf_size;
28a35d8a 536 unsigned char result[32];
e8397563 537 char firmware_path[128];
28a35d8a 538
fefa1800 539 /* Make sure it's an ASIX SIGMA. */
0e1357e8 540 if ((ret = ftdi_usb_open_desc(&devc->ftdic,
28a35d8a 541 USB_VENDOR, USB_PRODUCT, USB_DESCRIPTION, NULL)) < 0) {
47f4f073 542 sr_err("ftdi_usb_open failed: %s",
0e1357e8 543 ftdi_get_error_string(&devc->ftdic));
28a35d8a
HE
544 return 0;
545 }
546
0e1357e8 547 if ((ret = ftdi_set_bitmode(&devc->ftdic, 0xdf, BITMODE_BITBANG)) < 0) {
47f4f073 548 sr_err("ftdi_set_bitmode failed: %s",
0e1357e8 549 ftdi_get_error_string(&devc->ftdic));
28a35d8a
HE
550 return 0;
551 }
552
fefa1800 553 /* Four times the speed of sigmalogan - Works well. */
0e1357e8 554 if ((ret = ftdi_set_baudrate(&devc->ftdic, 750000)) < 0) {
47f4f073 555 sr_err("ftdi_set_baudrate failed: %s",
0e1357e8 556 ftdi_get_error_string(&devc->ftdic));
28a35d8a
HE
557 return 0;
558 }
559
fefa1800 560 /* Force the FPGA to reboot. */
0e1357e8
BV
561 sigma_write(suicide, sizeof(suicide), devc);
562 sigma_write(suicide, sizeof(suicide), devc);
563 sigma_write(suicide, sizeof(suicide), devc);
564 sigma_write(suicide, sizeof(suicide), devc);
28a35d8a 565
fefa1800 566 /* Prepare to upload firmware (FPGA specific). */
0e1357e8 567 sigma_write(init, sizeof(init), devc);
28a35d8a 568
0e1357e8 569 ftdi_usb_purge_buffers(&devc->ftdic);
28a35d8a 570
fefa1800 571 /* Wait until the FPGA asserts INIT_B. */
28a35d8a 572 while (1) {
0e1357e8 573 ret = sigma_read(result, 1, devc);
28a35d8a
HE
574 if (result[0] & 0x20)
575 break;
576 }
577
9ddb2a12 578 /* Prepare firmware. */
e8397563 579 snprintf(firmware_path, sizeof(firmware_path), "%s/%s", FIRMWARE_DIR,
f6564c8d
HE
580 firmware_files[firmware_idx]);
581
b53738ba 582 if ((ret = bin2bitbang(firmware_path, &buf, &buf_size)) != SR_OK) {
47f4f073 583 sr_err("An error occured while reading the firmware: %s",
133a37bf 584 firmware_path);
b53738ba 585 return ret;
28a35d8a
HE
586 }
587
fefa1800 588 /* Upload firmare. */
47f4f073 589 sr_info("Uploading firmware file '%s'.", firmware_files[firmware_idx]);
0e1357e8 590 sigma_write(buf, buf_size, devc);
28a35d8a
HE
591
592 g_free(buf);
593
0e1357e8 594 if ((ret = ftdi_set_bitmode(&devc->ftdic, 0x00, BITMODE_RESET)) < 0) {
47f4f073 595 sr_err("ftdi_set_bitmode failed: %s",
0e1357e8 596 ftdi_get_error_string(&devc->ftdic));
e46b8fb1 597 return SR_ERR;
28a35d8a
HE
598 }
599
0e1357e8 600 ftdi_usb_purge_buffers(&devc->ftdic);
28a35d8a 601
fefa1800 602 /* Discard garbage. */
0e1357e8 603 while (1 == sigma_read(&pins, 1, devc))
28a35d8a
HE
604 ;
605
fefa1800 606 /* Initialize the logic analyzer mode. */
0e1357e8 607 sigma_write(logic_mode_start, sizeof(logic_mode_start), devc);
28a35d8a 608
fefa1800 609 /* Expect a 3 byte reply. */
0e1357e8 610 ret = sigma_read(result, 3, devc);
28a35d8a
HE
611 if (ret != 3 ||
612 result[0] != 0xa6 || result[1] != 0x55 || result[2] != 0xaa) {
47f4f073 613 sr_err("Configuration failed. Invalid reply received.");
e46b8fb1 614 return SR_ERR;
28a35d8a
HE
615 }
616
0e1357e8 617 devc->cur_firmware = firmware_idx;
f6564c8d 618
47f4f073 619 sr_info("Firmware uploaded.");
e3fff420 620
e46b8fb1 621 return SR_OK;
f6564c8d
HE
622}
623
25a0f108 624static int hw_dev_open(struct sr_dev_inst *sdi)
f6564c8d 625{
0e1357e8 626 struct dev_context *devc;
f6564c8d
HE
627 int ret;
628
0e1357e8 629 devc = sdi->priv;
99965709 630
9ddb2a12 631 /* Make sure it's an ASIX SIGMA. */
0e1357e8 632 if ((ret = ftdi_usb_open_desc(&devc->ftdic,
f6564c8d
HE
633 USB_VENDOR, USB_PRODUCT, USB_DESCRIPTION, NULL)) < 0) {
634
47f4f073 635 sr_err("ftdi_usb_open failed: %s",
0e1357e8 636 ftdi_get_error_string(&devc->ftdic));
f6564c8d
HE
637
638 return 0;
639 }
28a35d8a 640
5a2326a7 641 sdi->status = SR_ST_ACTIVE;
28a35d8a 642
e46b8fb1 643 return SR_OK;
f6564c8d
HE
644}
645
6f4b1868 646static int set_samplerate(const struct sr_dev_inst *sdi, uint64_t samplerate)
f6564c8d 647{
e8397563 648 int i, ret;
0e1357e8 649 struct dev_context *devc = sdi->priv;
f6564c8d 650
f4abaa9f
UH
651 ret = SR_OK;
652
f6564c8d
HE
653 for (i = 0; supported_samplerates[i]; i++) {
654 if (supported_samplerates[i] == samplerate)
655 break;
656 }
657 if (supported_samplerates[i] == 0)
e46b8fb1 658 return SR_ERR_SAMPLERATE;
f6564c8d 659
59df0c77 660 if (samplerate <= SR_MHZ(50)) {
0e1357e8
BV
661 ret = upload_firmware(0, devc);
662 devc->num_probes = 16;
e8397563 663 }
59df0c77 664 if (samplerate == SR_MHZ(100)) {
0e1357e8
BV
665 ret = upload_firmware(1, devc);
666 devc->num_probes = 8;
f78898e9 667 }
59df0c77 668 else if (samplerate == SR_MHZ(200)) {
0e1357e8
BV
669 ret = upload_firmware(2, devc);
670 devc->num_probes = 4;
f78898e9 671 }
f6564c8d 672
0e1357e8 673 devc->cur_samplerate = samplerate;
5edc02c7 674 devc->period_ps = 1000000000000ULL / samplerate;
0e1357e8
BV
675 devc->samples_per_event = 16 / devc->num_probes;
676 devc->state.state = SIGMA_IDLE;
f6564c8d 677
e8397563 678 return ret;
28a35d8a
HE
679}
680
c53d793f
HE
681/*
682 * In 100 and 200 MHz mode, only a single pin rising/falling can be
683 * set as trigger. In other modes, two rising/falling triggers can be set,
684 * in addition to value/mask trigger for any number of probes.
685 *
686 * The Sigma supports complex triggers using boolean expressions, but this
687 * has not been implemented yet.
688 */
014359e3 689static int configure_probes(const struct sr_dev_inst *sdi)
57bbf56b 690{
0e1357e8 691 struct dev_context *devc = sdi->priv;
1b79df2f
JH
692 const struct sr_probe *probe;
693 const GSList *l;
57bbf56b 694 int trigger_set = 0;
a42aec7f 695 int probebit;
57bbf56b 696
0e1357e8 697 memset(&devc->trigger, 0, sizeof(struct sigma_trigger));
eec5275e 698
014359e3 699 for (l = sdi->probes; l; l = l->next) {
1afe8989 700 probe = (struct sr_probe *)l->data;
b35c8293 701 probebit = 1 << (probe->index);
57bbf56b
HE
702
703 if (!probe->enabled || !probe->trigger)
704 continue;
705
0e1357e8 706 if (devc->cur_samplerate >= SR_MHZ(100)) {
c53d793f 707 /* Fast trigger support. */
ee492173 708 if (trigger_set) {
47f4f073
UH
709 sr_err("Only a single pin trigger in 100 and "
710 "200MHz mode is supported.");
e46b8fb1 711 return SR_ERR;
ee492173
HE
712 }
713 if (probe->trigger[0] == 'f')
0e1357e8 714 devc->trigger.fallingmask |= probebit;
ee492173 715 else if (probe->trigger[0] == 'r')
0e1357e8 716 devc->trigger.risingmask |= probebit;
ee492173 717 else {
47f4f073
UH
718 sr_err("Only rising/falling trigger in 100 "
719 "and 200MHz mode is supported.");
e46b8fb1 720 return SR_ERR;
ee492173 721 }
57bbf56b 722
c53d793f 723 ++trigger_set;
ee492173 724 } else {
c53d793f
HE
725 /* Simple trigger support (event). */
726 if (probe->trigger[0] == '1') {
0e1357e8
BV
727 devc->trigger.simplevalue |= probebit;
728 devc->trigger.simplemask |= probebit;
c53d793f
HE
729 }
730 else if (probe->trigger[0] == '0') {
0e1357e8
BV
731 devc->trigger.simplevalue &= ~probebit;
732 devc->trigger.simplemask |= probebit;
c53d793f
HE
733 }
734 else if (probe->trigger[0] == 'f') {
0e1357e8 735 devc->trigger.fallingmask |= probebit;
c53d793f
HE
736 ++trigger_set;
737 }
738 else if (probe->trigger[0] == 'r') {
0e1357e8 739 devc->trigger.risingmask |= probebit;
c53d793f
HE
740 ++trigger_set;
741 }
ee492173 742
ea9cfed7
UH
743 /*
744 * Actually, Sigma supports 2 rising/falling triggers,
745 * but they are ORed and the current trigger syntax
746 * does not permit ORed triggers.
747 */
98b8cbc1 748 if (trigger_set > 1) {
47f4f073
UH
749 sr_err("Only 1 rising/falling trigger "
750 "is supported.");
e46b8fb1 751 return SR_ERR;
ee492173 752 }
ee492173 753 }
5b5ea7c6
HE
754
755 if (trigger_set)
0e1357e8 756 devc->use_triggers = 1;
57bbf56b
HE
757 }
758
e46b8fb1 759 return SR_OK;
57bbf56b
HE
760}
761
25a0f108 762static int hw_dev_close(struct sr_dev_inst *sdi)
28a35d8a 763{
0e1357e8 764 struct dev_context *devc;
28a35d8a 765
0e1357e8 766 if (!(devc = sdi->priv)) {
47f4f073 767 sr_err("%s: sdi->priv was NULL", __func__);
0abee507 768 return SR_ERR_BUG;
9be9893e 769 }
697785d1
UH
770
771 /* TODO */
772 if (sdi->status == SR_ST_ACTIVE)
0e1357e8 773 ftdi_usb_close(&devc->ftdic);
697785d1
UH
774
775 sdi->status = SR_ST_INACTIVE;
776
777 return SR_OK;
28a35d8a
HE
778}
779
57ab7d9f 780static int hw_cleanup(void)
28a35d8a 781{
a873c594 782 if (!di->priv)
b32503cc
BV
783 return SR_OK;
784
0448d110 785 clear_instances();
57ab7d9f 786
0448d110 787 return SR_OK;
28a35d8a
HE
788}
789
035a1078 790static int config_get(int id, const void **data, const struct sr_dev_inst *sdi)
28a35d8a 791{
0e1357e8 792 struct dev_context *devc;
99965709 793
035a1078 794 switch (id) {
b2b5445c
BV
795 case SR_DI_HWCAPS:
796 *data = hwcaps;
797 break;
5a2326a7 798 case SR_DI_SAMPLERATES:
41479605 799 *data = &samplerates;
28a35d8a 800 break;
5a2326a7 801 case SR_DI_TRIGGER_TYPES:
41479605 802 *data = (char *)TRIGGER_TYPES;
28a35d8a 803 break;
5a2326a7 804 case SR_DI_CUR_SAMPLERATE:
41479605 805 if (sdi) {
0e1357e8
BV
806 devc = sdi->priv;
807 *data = &devc->cur_samplerate;
41479605
BV
808 } else
809 return SR_ERR;
28a35d8a 810 break;
d7bbecfd
BV
811 default:
812 return SR_ERR_ARG;
28a35d8a
HE
813 }
814
41479605 815 return SR_OK;
28a35d8a
HE
816}
817
035a1078 818static int config_set(int id, const void *value, const struct sr_dev_inst *sdi)
28a35d8a 819{
0e1357e8 820 struct dev_context *devc;
28a35d8a 821 int ret;
f6564c8d 822
0e1357e8 823 devc = sdi->priv;
99965709 824
035a1078 825 if (id == SR_CONF_SAMPLERATE) {
1b79df2f 826 ret = set_samplerate(sdi, *(const uint64_t *)value);
035a1078 827 } else if (id == SR_CONF_LIMIT_MSEC) {
0e1357e8
BV
828 devc->limit_msec = *(const uint64_t *)value;
829 if (devc->limit_msec > 0)
e46b8fb1 830 ret = SR_OK;
94ba4bd6 831 else
e46b8fb1 832 ret = SR_ERR;
035a1078 833 } else if (id == SR_CONF_CAPTURE_RATIO) {
0e1357e8
BV
834 devc->capture_ratio = *(const uint64_t *)value;
835 if (devc->capture_ratio < 0 || devc->capture_ratio > 100)
e46b8fb1 836 ret = SR_ERR;
94ba4bd6 837 else
e46b8fb1 838 ret = SR_OK;
28a35d8a 839 } else {
e46b8fb1 840 ret = SR_ERR;
28a35d8a
HE
841 }
842
843 return ret;
844}
845
36b1c8e6
HE
846/* Software trigger to determine exact trigger position. */
847static int get_trigger_offset(uint16_t *samples, uint16_t last_sample,
848 struct sigma_trigger *t)
849{
850 int i;
851
852 for (i = 0; i < 8; ++i) {
853 if (i > 0)
854 last_sample = samples[i-1];
855
856 /* Simple triggers. */
857 if ((samples[i] & t->simplemask) != t->simplevalue)
858 continue;
859
860 /* Rising edge. */
861 if ((last_sample & t->risingmask) != 0 || (samples[i] &
862 t->risingmask) != t->risingmask)
863 continue;
864
865 /* Falling edge. */
bdfc7a89
HE
866 if ((last_sample & t->fallingmask) != t->fallingmask ||
867 (samples[i] & t->fallingmask) != 0)
36b1c8e6
HE
868 continue;
869
870 break;
871 }
872
873 /* If we did not match, return original trigger pos. */
874 return i & 0x7;
875}
876
28a35d8a 877/*
fefa1800
UH
878 * Decode chunk of 1024 bytes, 64 clusters, 7 events per cluster.
879 * Each event is 20ns apart, and can contain multiple samples.
f78898e9
HE
880 *
881 * For 200 MHz, events contain 4 samples for each channel, spread 5 ns apart.
882 * For 100 MHz, events contain 2 samples for each channel, spread 10 ns apart.
883 * For 50 MHz and below, events contain one sample for each channel,
884 * spread 20 ns apart.
28a35d8a
HE
885 */
886static int decode_chunk_ts(uint8_t *buf, uint16_t *lastts,
88c51afe 887 uint16_t *lastsample, int triggerpos,
3cd3a20b 888 uint16_t limit_chunk, void *cb_data)
28a35d8a 889{
3cd3a20b 890 struct sr_dev_inst *sdi = cb_data;
0e1357e8 891 struct dev_context *devc = sdi->priv;
fefa1800 892 uint16_t tsdiff, ts;
0e1357e8 893 uint16_t samples[65536 * devc->samples_per_event];
b9c735a2 894 struct sr_datafeed_packet packet;
9c939c51 895 struct sr_datafeed_logic logic;
f78898e9 896 int i, j, k, l, numpad, tosend;
fefa1800 897 size_t n = 0, sent = 0;
0e1357e8 898 int clustersize = EVENTS_PER_CLUSTER * devc->samples_per_event;
fefa1800 899 uint16_t *event;
f78898e9 900 uint16_t cur_sample;
57bbf56b 901 int triggerts = -1;
ee492173 902
4ae1f451 903 /* Check if trigger is in this chunk. */
ee492173 904 if (triggerpos != -1) {
0e1357e8 905 if (devc->cur_samplerate <= SR_MHZ(50))
36b1c8e6 906 triggerpos -= EVENTS_PER_CLUSTER - 1;
ee492173
HE
907
908 if (triggerpos < 0)
909 triggerpos = 0;
57bbf56b 910
ee492173
HE
911 /* Find in which cluster the trigger occured. */
912 triggerts = triggerpos / 7;
913 }
28a35d8a 914
eec5275e 915 /* For each ts. */
28a35d8a 916 for (i = 0; i < 64; ++i) {
fefa1800 917 ts = *(uint16_t *) &buf[i * 16];
28a35d8a
HE
918 tsdiff = ts - *lastts;
919 *lastts = ts;
920
88c51afe
HE
921 /* Decode partial chunk. */
922 if (limit_chunk && ts > limit_chunk)
e46b8fb1 923 return SR_OK;
88c51afe 924
fefa1800 925 /* Pad last sample up to current point. */
0e1357e8 926 numpad = tsdiff * devc->samples_per_event - clustersize;
28a35d8a 927 if (numpad > 0) {
f78898e9
HE
928 for (j = 0; j < numpad; ++j)
929 samples[j] = *lastsample;
930
931 n = numpad;
28a35d8a
HE
932 }
933
57bbf56b
HE
934 /* Send samples between previous and this timestamp to sigrok. */
935 sent = 0;
936 while (sent < n) {
937 tosend = MIN(2048, n - sent);
938
5a2326a7 939 packet.type = SR_DF_LOGIC;
9c939c51
BV
940 packet.payload = &logic;
941 logic.length = tosend * sizeof(uint16_t);
942 logic.unitsize = 2;
943 logic.data = samples + sent;
0e1357e8 944 sr_session_send(devc->session_dev_id, &packet);
28a35d8a 945
57bbf56b
HE
946 sent += tosend;
947 }
948 n = 0;
949
950 event = (uint16_t *) &buf[i * 16 + 2];
f78898e9
HE
951 cur_sample = 0;
952
953 /* For each event in cluster. */
28a35d8a 954 for (j = 0; j < 7; ++j) {
f78898e9
HE
955
956 /* For each sample in event. */
0e1357e8 957 for (k = 0; k < devc->samples_per_event; ++k) {
f78898e9
HE
958 cur_sample = 0;
959
960 /* For each probe. */
0e1357e8 961 for (l = 0; l < devc->num_probes; ++l)
edca2c5c 962 cur_sample |= (!!(event[j] & (1 << (l *
0e1357e8 963 devc->samples_per_event + k)))) << l;
f78898e9
HE
964
965 samples[n++] = cur_sample;
28a35d8a
HE
966 }
967 }
968
eec5275e 969 /* Send data up to trigger point (if triggered). */
fefa1800 970 sent = 0;
57bbf56b
HE
971 if (i == triggerts) {
972 /*
36b1c8e6
HE
973 * Trigger is not always accurate to sample because of
974 * pipeline delay. However, it always triggers before
975 * the actual event. We therefore look at the next
976 * samples to pinpoint the exact position of the trigger.
57bbf56b 977 */
bdfc7a89 978 tosend = get_trigger_offset(samples, *lastsample,
0e1357e8 979 &devc->trigger);
57bbf56b
HE
980
981 if (tosend > 0) {
5a2326a7 982 packet.type = SR_DF_LOGIC;
9c939c51
BV
983 packet.payload = &logic;
984 logic.length = tosend * sizeof(uint16_t);
985 logic.unitsize = 2;
986 logic.data = samples;
0e1357e8 987 sr_session_send(devc->session_dev_id, &packet);
57bbf56b
HE
988
989 sent += tosend;
990 }
28a35d8a 991
5b5ea7c6 992 /* Only send trigger if explicitly enabled. */
0e1357e8 993 if (devc->use_triggers) {
5a2326a7 994 packet.type = SR_DF_TRIGGER;
0e1357e8 995 sr_session_send(devc->session_dev_id, &packet);
5b5ea7c6 996 }
28a35d8a 997 }
57bbf56b 998
eec5275e 999 /* Send rest of the chunk to sigrok. */
57bbf56b
HE
1000 tosend = n - sent;
1001
abda62ce 1002 if (tosend > 0) {
5a2326a7 1003 packet.type = SR_DF_LOGIC;
9c939c51
BV
1004 packet.payload = &logic;
1005 logic.length = tosend * sizeof(uint16_t);
1006 logic.unitsize = 2;
1007 logic.data = samples + sent;
0e1357e8 1008 sr_session_send(devc->session_dev_id, &packet);
abda62ce 1009 }
ee492173
HE
1010
1011 *lastsample = samples[n - 1];
28a35d8a
HE
1012 }
1013
e46b8fb1 1014 return SR_OK;
28a35d8a
HE
1015}
1016
1f9813eb 1017static int receive_data(int fd, int revents, void *cb_data)
28a35d8a 1018{
1f9813eb 1019 struct sr_dev_inst *sdi = cb_data;
0e1357e8 1020 struct dev_context *devc = sdi->priv;
b9c735a2 1021 struct sr_datafeed_packet packet;
28a35d8a
HE
1022 const int chunks_per_read = 32;
1023 unsigned char buf[chunks_per_read * CHUNK_SIZE];
6aac7737 1024 int bufsz, numchunks, i, newchunks;
94ba4bd6 1025 uint64_t running_msec;
28a35d8a 1026 struct timeval tv;
28a35d8a 1027
cb93f8a9
UH
1028 (void)fd;
1029 (void)revents;
28a35d8a 1030
805919b0 1031 /* Get the current position. */
0e1357e8 1032 sigma_read_pos(&devc->state.stoppos, &devc->state.triggerpos, devc);
805919b0 1033
0e1357e8 1034 numchunks = (devc->state.stoppos + 511) / 512;
28a35d8a 1035
0e1357e8 1036 if (devc->state.state == SIGMA_IDLE)
805919b0 1037 return TRUE;
28a35d8a 1038
0e1357e8 1039 if (devc->state.state == SIGMA_CAPTURE) {
6aac7737
HE
1040 /* Check if the timer has expired, or memory is full. */
1041 gettimeofday(&tv, 0);
0e1357e8
BV
1042 running_msec = (tv.tv_sec - devc->start_tv.tv_sec) * 1000 +
1043 (tv.tv_usec - devc->start_tv.tv_usec) / 1000;
28a35d8a 1044
0e1357e8 1045 if (running_msec < devc->limit_msec && numchunks < 32767)
805919b0 1046 return TRUE; /* While capturing... */
e3fff420 1047 else
3ffb6964 1048 hw_dev_acquisition_stop(sdi, sdi);
6aac7737 1049
dc890b8f
UH
1050 }
1051
1052 if (devc->state.state == SIGMA_DOWNLOAD) {
0e1357e8 1053 if (devc->state.chunks_downloaded >= numchunks) {
6aac7737 1054 /* End of samples. */
5a2326a7 1055 packet.type = SR_DF_END;
0e1357e8 1056 sr_session_send(devc->session_dev_id, &packet);
6aac7737 1057
0e1357e8 1058 devc->state.state = SIGMA_IDLE;
f78898e9 1059
6aac7737
HE
1060 return TRUE;
1061 }
1062
1063 newchunks = MIN(chunks_per_read,
0e1357e8 1064 numchunks - devc->state.chunks_downloaded);
28a35d8a 1065
47f4f073 1066 sr_info("Downloading sample data: %.0f %%.",
0e1357e8 1067 100.0 * devc->state.chunks_downloaded / numchunks);
28a35d8a 1068
0e1357e8
BV
1069 bufsz = sigma_read_dram(devc->state.chunks_downloaded,
1070 newchunks, buf, devc);
719c5a93
UH
1071 /* TODO: Check bufsz. For now, just avoid compiler warnings. */
1072 (void)bufsz;
28a35d8a 1073
fefa1800 1074 /* Find first ts. */
0e1357e8
BV
1075 if (devc->state.chunks_downloaded == 0) {
1076 devc->state.lastts = *(uint16_t *) buf - 1;
1077 devc->state.lastsample = 0;
6aac7737 1078 }
28a35d8a 1079
fefa1800 1080 /* Decode chunks and send them to sigrok. */
28a35d8a 1081 for (i = 0; i < newchunks; ++i) {
88c51afe
HE
1082 int limit_chunk = 0;
1083
1084 /* The last chunk may potentially be only in part. */
0e1357e8 1085 if (devc->state.chunks_downloaded == numchunks - 1) {
88c51afe 1086 /* Find the last valid timestamp */
0e1357e8 1087 limit_chunk = devc->state.stoppos % 512 + devc->state.lastts;
88c51afe
HE
1088 }
1089
0e1357e8 1090 if (devc->state.chunks_downloaded + i == devc->state.triggerchunk)
57bbf56b 1091 decode_chunk_ts(buf + (i * CHUNK_SIZE),
0e1357e8
BV
1092 &devc->state.lastts,
1093 &devc->state.lastsample,
1094 devc->state.triggerpos & 0x1ff,
1f9813eb 1095 limit_chunk, sdi);
57bbf56b
HE
1096 else
1097 decode_chunk_ts(buf + (i * CHUNK_SIZE),
0e1357e8
BV
1098 &devc->state.lastts,
1099 &devc->state.lastsample,
1f9813eb 1100 -1, limit_chunk, sdi);
28a35d8a 1101
0e1357e8 1102 ++devc->state.chunks_downloaded;
88c51afe 1103 }
28a35d8a
HE
1104 }
1105
28a35d8a
HE
1106 return TRUE;
1107}
1108
c53d793f
HE
1109/* Build a LUT entry used by the trigger functions. */
1110static void build_lut_entry(uint16_t value, uint16_t mask, uint16_t *entry)
ee492173
HE
1111{
1112 int i, j, k, bit;
1113
f758d074 1114 /* For each quad probe. */
ee492173 1115 for (i = 0; i < 4; ++i) {
c53d793f 1116 entry[i] = 0xffff;
ee492173 1117
f758d074 1118 /* For each bit in LUT. */
ee492173
HE
1119 for (j = 0; j < 16; ++j)
1120
f758d074 1121 /* For each probe in quad. */
ee492173
HE
1122 for (k = 0; k < 4; ++k) {
1123 bit = 1 << (i * 4 + k);
1124
c53d793f
HE
1125 /* Set bit in entry */
1126 if ((mask & bit) &&
1127 ((!(value & bit)) !=
4ae1f451 1128 (!(j & (1 << k)))))
c53d793f 1129 entry[i] &= ~(1 << j);
ee492173
HE
1130 }
1131 }
c53d793f 1132}
ee492173 1133
c53d793f
HE
1134/* Add a logical function to LUT mask. */
1135static void add_trigger_function(enum triggerop oper, enum triggerfunc func,
1136 int index, int neg, uint16_t *mask)
1137{
1138 int i, j;
1139 int x[2][2], tmp, a, b, aset, bset, rset;
1140
1141 memset(x, 0, 4 * sizeof(int));
1142
1143 /* Trigger detect condition. */
1144 switch (oper) {
1145 case OP_LEVEL:
1146 x[0][1] = 1;
1147 x[1][1] = 1;
1148 break;
1149 case OP_NOT:
1150 x[0][0] = 1;
1151 x[1][0] = 1;
1152 break;
1153 case OP_RISE:
1154 x[0][1] = 1;
1155 break;
1156 case OP_FALL:
1157 x[1][0] = 1;
1158 break;
1159 case OP_RISEFALL:
1160 x[0][1] = 1;
1161 x[1][0] = 1;
1162 break;
1163 case OP_NOTRISE:
1164 x[1][1] = 1;
1165 x[0][0] = 1;
1166 x[1][0] = 1;
1167 break;
1168 case OP_NOTFALL:
1169 x[1][1] = 1;
1170 x[0][0] = 1;
1171 x[0][1] = 1;
1172 break;
1173 case OP_NOTRISEFALL:
1174 x[1][1] = 1;
1175 x[0][0] = 1;
1176 break;
1177 }
1178
1179 /* Transpose if neg is set. */
1180 if (neg) {
ea9cfed7 1181 for (i = 0; i < 2; ++i) {
c53d793f
HE
1182 for (j = 0; j < 2; ++j) {
1183 tmp = x[i][j];
1184 x[i][j] = x[1-i][1-j];
1185 x[1-i][1-j] = tmp;
1186 }
ea9cfed7 1187 }
c53d793f
HE
1188 }
1189
1190 /* Update mask with function. */
1191 for (i = 0; i < 16; ++i) {
1192 a = (i >> (2 * index + 0)) & 1;
1193 b = (i >> (2 * index + 1)) & 1;
1194
1195 aset = (*mask >> i) & 1;
1196 bset = x[b][a];
1197
1198 if (func == FUNC_AND || func == FUNC_NAND)
1199 rset = aset & bset;
1200 else if (func == FUNC_OR || func == FUNC_NOR)
1201 rset = aset | bset;
1202 else if (func == FUNC_XOR || func == FUNC_NXOR)
1203 rset = aset ^ bset;
1204
1205 if (func == FUNC_NAND || func == FUNC_NOR || func == FUNC_NXOR)
1206 rset = !rset;
1207
1208 *mask &= ~(1 << i);
1209
1210 if (rset)
1211 *mask |= 1 << i;
1212 }
1213}
1214
1215/*
1216 * Build trigger LUTs used by 50 MHz and lower sample rates for supporting
1217 * simple pin change and state triggers. Only two transitions (rise/fall) can be
1218 * set at any time, but a full mask and value can be set (0/1).
1219 */
0e1357e8 1220static int build_basic_trigger(struct triggerlut *lut, struct dev_context *devc)
c53d793f
HE
1221{
1222 int i,j;
4ae1f451 1223 uint16_t masks[2] = { 0, 0 };
c53d793f
HE
1224
1225 memset(lut, 0, sizeof(struct triggerlut));
1226
1227 /* Contant for simple triggers. */
1228 lut->m4 = 0xa000;
1229
1230 /* Value/mask trigger support. */
0e1357e8 1231 build_lut_entry(devc->trigger.simplevalue, devc->trigger.simplemask,
99965709 1232 lut->m2d);
c53d793f
HE
1233
1234 /* Rise/fall trigger support. */
1235 for (i = 0, j = 0; i < 16; ++i) {
0e1357e8
BV
1236 if (devc->trigger.risingmask & (1 << i) ||
1237 devc->trigger.fallingmask & (1 << i))
c53d793f
HE
1238 masks[j++] = 1 << i;
1239 }
1240
1241 build_lut_entry(masks[0], masks[0], lut->m0d);
1242 build_lut_entry(masks[1], masks[1], lut->m1d);
1243
1244 /* Add glue logic */
1245 if (masks[0] || masks[1]) {
1246 /* Transition trigger. */
0e1357e8 1247 if (masks[0] & devc->trigger.risingmask)
c53d793f 1248 add_trigger_function(OP_RISE, FUNC_OR, 0, 0, &lut->m3);
0e1357e8 1249 if (masks[0] & devc->trigger.fallingmask)
c53d793f 1250 add_trigger_function(OP_FALL, FUNC_OR, 0, 0, &lut->m3);
0e1357e8 1251 if (masks[1] & devc->trigger.risingmask)
c53d793f 1252 add_trigger_function(OP_RISE, FUNC_OR, 1, 0, &lut->m3);
0e1357e8 1253 if (masks[1] & devc->trigger.fallingmask)
c53d793f
HE
1254 add_trigger_function(OP_FALL, FUNC_OR, 1, 0, &lut->m3);
1255 } else {
1256 /* Only value/mask trigger. */
1257 lut->m3 = 0xffff;
1258 }
ee492173 1259
c53d793f 1260 /* Triggertype: event. */
ee492173
HE
1261 lut->params.selres = 3;
1262
e46b8fb1 1263 return SR_OK;
ee492173
HE
1264}
1265
3ffb6964
BV
1266static int hw_dev_acquisition_start(const struct sr_dev_inst *sdi,
1267 void *cb_data)
28a35d8a 1268{
0e1357e8 1269 struct dev_context *devc;
3c36c403
HE
1270 struct sr_datafeed_packet *packet;
1271 struct sr_datafeed_header *header;
9ddb2a12 1272 struct clockselect_50 clockselect;
82957b65 1273 int frac, triggerpin, ret;
f4abaa9f 1274 uint8_t triggerselect = 0;
57bbf56b 1275 struct triggerinout triggerinout_conf;
ee492173 1276 struct triggerlut lut;
28a35d8a 1277
0e1357e8 1278 devc = sdi->priv;
28a35d8a 1279
014359e3 1280 if (configure_probes(sdi) != SR_OK) {
47f4f073 1281 sr_err("Failed to configure probes.");
014359e3
BV
1282 return SR_ERR;
1283 }
1284
ea9cfed7 1285 /* If the samplerate has not been set, default to 200 kHz. */
0e1357e8 1286 if (devc->cur_firmware == -1) {
82957b65
UH
1287 if ((ret = set_samplerate(sdi, SR_KHZ(200))) != SR_OK)
1288 return ret;
1289 }
e8397563 1290
eec5275e 1291 /* Enter trigger programming mode. */
0e1357e8 1292 sigma_set_register(WRITE_TRIGGER_SELECT1, 0x20, devc);
28a35d8a 1293
eec5275e 1294 /* 100 and 200 MHz mode. */
0e1357e8
BV
1295 if (devc->cur_samplerate >= SR_MHZ(100)) {
1296 sigma_set_register(WRITE_TRIGGER_SELECT1, 0x81, devc);
57bbf56b 1297
a42aec7f
HE
1298 /* Find which pin to trigger on from mask. */
1299 for (triggerpin = 0; triggerpin < 8; ++triggerpin)
0e1357e8 1300 if ((devc->trigger.risingmask | devc->trigger.fallingmask) &
a42aec7f
HE
1301 (1 << triggerpin))
1302 break;
1303
1304 /* Set trigger pin and light LED on trigger. */
1305 triggerselect = (1 << LEDSEL1) | (triggerpin & 0x7);
1306
1307 /* Default rising edge. */
0e1357e8 1308 if (devc->trigger.fallingmask)
a42aec7f 1309 triggerselect |= 1 << 3;
57bbf56b 1310
eec5275e 1311 /* All other modes. */
0e1357e8
BV
1312 } else if (devc->cur_samplerate <= SR_MHZ(50)) {
1313 build_basic_trigger(&lut, devc);
ee492173 1314
0e1357e8 1315 sigma_write_trigger_lut(&lut, devc);
57bbf56b
HE
1316
1317 triggerselect = (1 << LEDSEL1) | (1 << LEDSEL0);
1318 }
1319
eec5275e 1320 /* Setup trigger in and out pins to default values. */
57bbf56b
HE
1321 memset(&triggerinout_conf, 0, sizeof(struct triggerinout));
1322 triggerinout_conf.trgout_bytrigger = 1;
1323 triggerinout_conf.trgout_enable = 1;
1324
28a35d8a 1325 sigma_write_register(WRITE_TRIGGER_OPTION,
57bbf56b 1326 (uint8_t *) &triggerinout_conf,
0e1357e8 1327 sizeof(struct triggerinout), devc);
28a35d8a 1328
eec5275e 1329 /* Go back to normal mode. */
0e1357e8 1330 sigma_set_register(WRITE_TRIGGER_SELECT1, triggerselect, devc);
28a35d8a 1331
edca2c5c 1332 /* Set clock select register. */
0e1357e8 1333 if (devc->cur_samplerate == SR_MHZ(200))
edca2c5c 1334 /* Enable 4 probes. */
0e1357e8
BV
1335 sigma_set_register(WRITE_CLOCK_SELECT, 0xf0, devc);
1336 else if (devc->cur_samplerate == SR_MHZ(100))
edca2c5c 1337 /* Enable 8 probes. */
0e1357e8 1338 sigma_set_register(WRITE_CLOCK_SELECT, 0x00, devc);
edca2c5c
HE
1339 else {
1340 /*
9ddb2a12 1341 * 50 MHz mode (or fraction thereof). Any fraction down to
eec5275e 1342 * 50 MHz / 256 can be used, but is not supported by sigrok API.
edca2c5c 1343 */
0e1357e8 1344 frac = SR_MHZ(50) / devc->cur_samplerate - 1;
edca2c5c 1345
9ddb2a12
UH
1346 clockselect.async = 0;
1347 clockselect.fraction = frac;
1348 clockselect.disabled_probes = 0;
edca2c5c
HE
1349
1350 sigma_write_register(WRITE_CLOCK_SELECT,
9ddb2a12 1351 (uint8_t *) &clockselect,
0e1357e8 1352 sizeof(clockselect), devc);
edca2c5c
HE
1353 }
1354
fefa1800 1355 /* Setup maximum post trigger time. */
99965709 1356 sigma_set_register(WRITE_POST_TRIGGER,
0e1357e8 1357 (devc->capture_ratio * 255) / 100, devc);
28a35d8a 1358
eec5275e 1359 /* Start acqusition. */
0e1357e8
BV
1360 gettimeofday(&devc->start_tv, 0);
1361 sigma_set_register(WRITE_MODE, 0x0d, devc);
99965709 1362
0e1357e8 1363 devc->session_dev_id = cb_data;
28a35d8a 1364
3c36c403 1365 if (!(packet = g_try_malloc(sizeof(struct sr_datafeed_packet)))) {
47f4f073 1366 sr_err("%s: packet malloc failed.", __func__);
3c36c403
HE
1367 return SR_ERR_MALLOC;
1368 }
1369
1370 if (!(header = g_try_malloc(sizeof(struct sr_datafeed_header)))) {
47f4f073 1371 sr_err("%s: header malloc failed.", __func__);
3c36c403
HE
1372 return SR_ERR_MALLOC;
1373 }
28a35d8a 1374
3c36c403
HE
1375 /* Send header packet to the session bus. */
1376 packet->type = SR_DF_HEADER;
1377 packet->payload = header;
1378 header->feed_version = 1;
1379 gettimeofday(&header->starttime, NULL);
0e1357e8 1380 sr_session_send(devc->session_dev_id, packet);
f366e86c 1381
f366e86c 1382 /* Add capture source. */
3ffb6964 1383 sr_source_add(0, G_IO_IN, 10, receive_data, (void *)sdi);
f366e86c 1384
3c36c403
HE
1385 g_free(header);
1386 g_free(packet);
1387
0e1357e8 1388 devc->state.state = SIGMA_CAPTURE;
6aac7737 1389
e46b8fb1 1390 return SR_OK;
28a35d8a
HE
1391}
1392
69b07d14 1393static int hw_dev_acquisition_stop(struct sr_dev_inst *sdi, void *cb_data)
28a35d8a 1394{
0e1357e8 1395 struct dev_context *devc;
6aac7737
HE
1396 uint8_t modestatus;
1397
3cd3a20b 1398 (void)cb_data;
28a35d8a 1399
503c4afb
BV
1400 sr_source_remove(0);
1401
0e1357e8 1402 if (!(devc = sdi->priv)) {
47f4f073 1403 sr_err("%s: sdi->priv was NULL", __func__);
3010f21c
UH
1404 return SR_ERR_BUG;
1405 }
1406
fefa1800 1407 /* Stop acquisition. */
0e1357e8 1408 sigma_set_register(WRITE_MODE, 0x11, devc);
28a35d8a 1409
6aac7737 1410 /* Set SDRAM Read Enable. */
0e1357e8 1411 sigma_set_register(WRITE_MODE, 0x02, devc);
6aac7737
HE
1412
1413 /* Get the current position. */
0e1357e8 1414 sigma_read_pos(&devc->state.stoppos, &devc->state.triggerpos, devc);
6aac7737
HE
1415
1416 /* Check if trigger has fired. */
0e1357e8 1417 modestatus = sigma_get_register(READ_MODE, devc);
3010f21c 1418 if (modestatus & 0x20)
0e1357e8 1419 devc->state.triggerchunk = devc->state.triggerpos / 512;
3010f21c 1420 else
0e1357e8 1421 devc->state.triggerchunk = -1;
6aac7737 1422
0e1357e8 1423 devc->state.chunks_downloaded = 0;
6aac7737 1424
0e1357e8 1425 devc->state.state = SIGMA_DOWNLOAD;
3010f21c
UH
1426
1427 return SR_OK;
28a35d8a
HE
1428}
1429
c09f0b57 1430SR_PRIV struct sr_dev_driver asix_sigma_driver_info = {
e519ba86 1431 .name = "asix-sigma",
6352d030 1432 .longname = "ASIX SIGMA/SIGMA2",
e519ba86
UH
1433 .api_version = 1,
1434 .init = hw_init,
1435 .cleanup = hw_cleanup,
61136ea6 1436 .scan = hw_scan,
811deee4
BV
1437 .dev_list = hw_dev_list,
1438 .dev_clear = clear_instances,
035a1078
BV
1439 .config_get = config_get,
1440 .config_set = config_set,
e7eb703f
UH
1441 .dev_open = hw_dev_open,
1442 .dev_close = hw_dev_close,
6b3dfec8
UH
1443 .dev_acquisition_start = hw_dev_acquisition_start,
1444 .dev_acquisition_stop = hw_dev_acquisition_stop,
0e1357e8 1445 .priv = NULL,
28a35d8a 1446};