]> sigrok.org Git - libsigrok.git/blame - hardware/asix-sigma/asix-sigma.c
sr: change sr_dev_trigger_set() to use sdi
[libsigrok.git] / hardware / asix-sigma / asix-sigma.c
CommitLineData
28a35d8a
HE
1/*
2 * This file is part of the sigrok project.
3 *
868501fa 4 * Copyright (C) 2010-2012 Håvard Espeland <gus@ping.uio.no>,
911f1834
UH
5 * Copyright (C) 2010 Martin Stensgård <mastensg@ping.uio.no>
6 * Copyright (C) 2010 Carl Henrik Lunde <chlunde@ping.uio.no>
28a35d8a
HE
7 *
8 * This program is free software: you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation, either version 3 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program. If not, see <http://www.gnu.org/licenses/>.
20 */
21
911f1834 22/*
6352d030 23 * ASIX SIGMA/SIGMA2 logic analyzer driver
911f1834
UH
24 */
25
3bbd9849
UH
26#include <glib.h>
27#include <glib/gstdio.h>
28a35d8a
HE
28#include <ftdi.h>
29#include <string.h>
45c59c8b
BV
30#include "libsigrok.h"
31#include "libsigrok-internal.h"
28a35d8a
HE
32#include "asix-sigma.h"
33
34#define USB_VENDOR 0xa600
35#define USB_PRODUCT 0xa000
36#define USB_DESCRIPTION "ASIX SIGMA"
37#define USB_VENDOR_NAME "ASIX"
38#define USB_MODEL_NAME "SIGMA"
39#define USB_MODEL_VERSION ""
ee492173 40#define TRIGGER_TYPES "rf10"
464d12c7 41#define NUM_PROBES 16
28a35d8a 42
ed300b9f
BV
43SR_PRIV struct sr_dev_driver asix_sigma_driver_info;
44static struct sr_dev_driver *adi = &asix_sigma_driver_info;
28a35d8a 45
a533743d 46static const uint64_t supported_samplerates[] = {
59df0c77
UH
47 SR_KHZ(200),
48 SR_KHZ(250),
49 SR_KHZ(500),
50 SR_MHZ(1),
51 SR_MHZ(5),
52 SR_MHZ(10),
53 SR_MHZ(25),
54 SR_MHZ(50),
55 SR_MHZ(100),
56 SR_MHZ(200),
28a35d8a
HE
57 0,
58};
59
d261dbbf
UH
60/*
61 * Probe numbers seem to go from 1-16, according to this image:
62 * http://tools.asix.net/img/sigma_sigmacab_pins_720.jpg
63 * (the cable has two additional GND pins, and a TI and TO pin)
64 */
c37d2b1b 65static const char *probe_names[NUM_PROBES + 1] = {
464d12c7
KS
66 "1",
67 "2",
68 "3",
69 "4",
70 "5",
71 "6",
72 "7",
73 "8",
74 "9",
75 "10",
76 "11",
77 "12",
78 "13",
79 "14",
80 "15",
d261dbbf 81 "16",
464d12c7
KS
82 NULL,
83};
84
a533743d 85static const struct sr_samplerates samplerates = {
590b9f9a
UH
86 0,
87 0,
88 0,
28a35d8a
HE
89 supported_samplerates,
90};
91
915f7cc8 92static const int hwcaps[] = {
5a2326a7
UH
93 SR_HWCAP_LOGIC_ANALYZER,
94 SR_HWCAP_SAMPLERATE,
95 SR_HWCAP_CAPTURE_RATIO,
96 SR_HWCAP_PROBECONFIG,
28a35d8a 97
5a2326a7 98 SR_HWCAP_LIMIT_MSEC,
28a35d8a
HE
99 0,
100};
101
fefa1800
UH
102/* Force the FPGA to reboot. */
103static uint8_t suicide[] = {
104 0x84, 0x84, 0x88, 0x84, 0x88, 0x84, 0x88, 0x84,
105};
106
107/* Prepare to upload firmware (FPGA specific). */
108static uint8_t init[] = {
109 0x03, 0x03, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01,
110};
111
112/* Initialize the logic analyzer mode. */
113static uint8_t logic_mode_start[] = {
114 0x00, 0x40, 0x0f, 0x25, 0x35, 0x40,
115 0x2a, 0x3a, 0x40, 0x03, 0x20, 0x38,
116};
117
eec5275e 118static const char *firmware_files[] = {
a8116d76
HE
119 "asix-sigma-50.fw", /* 50 MHz, supports 8 bit fractions */
120 "asix-sigma-100.fw", /* 100 MHz */
121 "asix-sigma-200.fw", /* 200 MHz */
ed09fd07 122 "asix-sigma-50sync.fw", /* Synchronous clock from pin */
a8116d76 123 "asix-sigma-phasor.fw", /* Frequency counter */
f6564c8d
HE
124};
125
3cd3a20b 126static int hw_dev_acquisition_stop(int dev_index, void *cb_data);
6aac7737 127
ea9cfed7 128static int sigma_read(void *buf, size_t size, struct context *ctx)
28a35d8a
HE
129{
130 int ret;
fefa1800 131
ea9cfed7 132 ret = ftdi_read_data(&ctx->ftdic, (unsigned char *)buf, size);
28a35d8a 133 if (ret < 0) {
7b48d6e1 134 sr_err("sigma: ftdi_read_data failed: %s",
ea9cfed7 135 ftdi_get_error_string(&ctx->ftdic));
28a35d8a
HE
136 }
137
138 return ret;
139}
140
ea9cfed7 141static int sigma_write(void *buf, size_t size, struct context *ctx)
28a35d8a
HE
142{
143 int ret;
fefa1800 144
ea9cfed7 145 ret = ftdi_write_data(&ctx->ftdic, (unsigned char *)buf, size);
28a35d8a 146 if (ret < 0) {
7b48d6e1 147 sr_err("sigma: ftdi_write_data failed: %s",
ea9cfed7 148 ftdi_get_error_string(&ctx->ftdic));
fefa1800 149 } else if ((size_t) ret != size) {
0aeb0ccd 150 sr_err("sigma: ftdi_write_data did not complete write.");
28a35d8a
HE
151 }
152
153 return ret;
154}
155
99965709 156static int sigma_write_register(uint8_t reg, uint8_t *data, size_t len,
ea9cfed7 157 struct context *ctx)
28a35d8a
HE
158{
159 size_t i;
160 uint8_t buf[len + 2];
161 int idx = 0;
162
163 buf[idx++] = REG_ADDR_LOW | (reg & 0xf);
164 buf[idx++] = REG_ADDR_HIGH | (reg >> 4);
165
fefa1800 166 for (i = 0; i < len; ++i) {
28a35d8a
HE
167 buf[idx++] = REG_DATA_LOW | (data[i] & 0xf);
168 buf[idx++] = REG_DATA_HIGH_WRITE | (data[i] >> 4);
169 }
170
ea9cfed7 171 return sigma_write(buf, idx, ctx);
28a35d8a
HE
172}
173
ea9cfed7 174static int sigma_set_register(uint8_t reg, uint8_t value, struct context *ctx)
28a35d8a 175{
ea9cfed7 176 return sigma_write_register(reg, &value, 1, ctx);
28a35d8a
HE
177}
178
99965709 179static int sigma_read_register(uint8_t reg, uint8_t *data, size_t len,
ea9cfed7 180 struct context *ctx)
28a35d8a
HE
181{
182 uint8_t buf[3];
fefa1800 183
28a35d8a
HE
184 buf[0] = REG_ADDR_LOW | (reg & 0xf);
185 buf[1] = REG_ADDR_HIGH | (reg >> 4);
28a35d8a
HE
186 buf[2] = REG_READ_ADDR;
187
ea9cfed7 188 sigma_write(buf, sizeof(buf), ctx);
28a35d8a 189
ea9cfed7 190 return sigma_read(data, len, ctx);
28a35d8a
HE
191}
192
ea9cfed7 193static uint8_t sigma_get_register(uint8_t reg, struct context *ctx)
28a35d8a
HE
194{
195 uint8_t value;
fefa1800 196
ea9cfed7 197 if (1 != sigma_read_register(reg, &value, 1, ctx)) {
7b48d6e1 198 sr_err("sigma: sigma_get_register: 1 byte expected");
28a35d8a
HE
199 return 0;
200 }
201
202 return value;
203}
204
99965709 205static int sigma_read_pos(uint32_t *stoppos, uint32_t *triggerpos,
ea9cfed7 206 struct context *ctx)
28a35d8a
HE
207{
208 uint8_t buf[] = {
209 REG_ADDR_LOW | READ_TRIGGER_POS_LOW,
210
211 REG_READ_ADDR | NEXT_REG,
212 REG_READ_ADDR | NEXT_REG,
213 REG_READ_ADDR | NEXT_REG,
214 REG_READ_ADDR | NEXT_REG,
215 REG_READ_ADDR | NEXT_REG,
216 REG_READ_ADDR | NEXT_REG,
217 };
28a35d8a
HE
218 uint8_t result[6];
219
ea9cfed7 220 sigma_write(buf, sizeof(buf), ctx);
28a35d8a 221
ea9cfed7 222 sigma_read(result, sizeof(result), ctx);
28a35d8a
HE
223
224 *triggerpos = result[0] | (result[1] << 8) | (result[2] << 16);
225 *stoppos = result[3] | (result[4] << 8) | (result[5] << 16);
226
57bbf56b
HE
227 /* Not really sure why this must be done, but according to spec. */
228 if ((--*stoppos & 0x1ff) == 0x1ff)
229 stoppos -= 64;
230
231 if ((*--triggerpos & 0x1ff) == 0x1ff)
232 triggerpos -= 64;
233
28a35d8a
HE
234 return 1;
235}
236
99965709 237static int sigma_read_dram(uint16_t startchunk, size_t numchunks,
ea9cfed7 238 uint8_t *data, struct context *ctx)
28a35d8a
HE
239{
240 size_t i;
241 uint8_t buf[4096];
242 int idx = 0;
243
fefa1800 244 /* Send the startchunk. Index start with 1. */
28a35d8a
HE
245 buf[0] = startchunk >> 8;
246 buf[1] = startchunk & 0xff;
ea9cfed7 247 sigma_write_register(WRITE_MEMROW, buf, 2, ctx);
28a35d8a 248
fefa1800 249 /* Read the DRAM. */
28a35d8a
HE
250 buf[idx++] = REG_DRAM_BLOCK;
251 buf[idx++] = REG_DRAM_WAIT_ACK;
252
253 for (i = 0; i < numchunks; ++i) {
fefa1800
UH
254 /* Alternate bit to copy from DRAM to cache. */
255 if (i != (numchunks - 1))
256 buf[idx++] = REG_DRAM_BLOCK | (((i + 1) % 2) << 4);
28a35d8a
HE
257
258 buf[idx++] = REG_DRAM_BLOCK_DATA | ((i % 2) << 4);
259
fefa1800 260 if (i != (numchunks - 1))
28a35d8a
HE
261 buf[idx++] = REG_DRAM_WAIT_ACK;
262 }
263
ea9cfed7 264 sigma_write(buf, idx, ctx);
28a35d8a 265
ea9cfed7 266 return sigma_read(data, numchunks * CHUNK_SIZE, ctx);
28a35d8a
HE
267}
268
4ae1f451 269/* Upload trigger look-up tables to Sigma. */
ea9cfed7 270static int sigma_write_trigger_lut(struct triggerlut *lut, struct context *ctx)
ee492173
HE
271{
272 int i;
273 uint8_t tmp[2];
274 uint16_t bit;
275
276 /* Transpose the table and send to Sigma. */
277 for (i = 0; i < 16; ++i) {
278 bit = 1 << i;
279
280 tmp[0] = tmp[1] = 0;
281
282 if (lut->m2d[0] & bit)
283 tmp[0] |= 0x01;
284 if (lut->m2d[1] & bit)
285 tmp[0] |= 0x02;
286 if (lut->m2d[2] & bit)
287 tmp[0] |= 0x04;
288 if (lut->m2d[3] & bit)
289 tmp[0] |= 0x08;
290
291 if (lut->m3 & bit)
292 tmp[0] |= 0x10;
293 if (lut->m3s & bit)
294 tmp[0] |= 0x20;
295 if (lut->m4 & bit)
296 tmp[0] |= 0x40;
297
298 if (lut->m0d[0] & bit)
299 tmp[1] |= 0x01;
300 if (lut->m0d[1] & bit)
301 tmp[1] |= 0x02;
302 if (lut->m0d[2] & bit)
303 tmp[1] |= 0x04;
304 if (lut->m0d[3] & bit)
305 tmp[1] |= 0x08;
306
307 if (lut->m1d[0] & bit)
308 tmp[1] |= 0x10;
309 if (lut->m1d[1] & bit)
310 tmp[1] |= 0x20;
311 if (lut->m1d[2] & bit)
312 tmp[1] |= 0x40;
313 if (lut->m1d[3] & bit)
314 tmp[1] |= 0x80;
315
99965709 316 sigma_write_register(WRITE_TRIGGER_SELECT0, tmp, sizeof(tmp),
ea9cfed7
UH
317 ctx);
318 sigma_set_register(WRITE_TRIGGER_SELECT1, 0x30 | i, ctx);
ee492173
HE
319 }
320
321 /* Send the parameters */
322 sigma_write_register(WRITE_TRIGGER_SELECT0, (uint8_t *) &lut->params,
ea9cfed7 323 sizeof(lut->params), ctx);
ee492173 324
e46b8fb1 325 return SR_OK;
ee492173
HE
326}
327
fefa1800 328/* Generate the bitbang stream for programming the FPGA. */
28a35d8a 329static int bin2bitbang(const char *filename,
fefa1800 330 unsigned char **buf, size_t *buf_size)
28a35d8a 331{
fefa1800 332 FILE *f;
e3fff420 333 unsigned long file_size;
28a35d8a
HE
334 unsigned long offset = 0;
335 unsigned char *p;
e3fff420
HE
336 uint8_t *firmware;
337 unsigned long fwsize = 0;
28a35d8a
HE
338 const int buffer_size = 65536;
339 size_t i;
e3fff420 340 int c, bit, v;
fefa1800 341 uint32_t imm = 0x3f6df2ab;
28a35d8a 342
868d8cef 343 f = g_fopen(filename, "rb");
28a35d8a 344 if (!f) {
7b48d6e1 345 sr_err("sigma: g_fopen(\"%s\", \"rb\")", filename);
b53738ba 346 return SR_ERR;
28a35d8a
HE
347 }
348
349 if (-1 == fseek(f, 0, SEEK_END)) {
7b48d6e1 350 sr_err("sigma: fseek on %s failed", filename);
28a35d8a 351 fclose(f);
b53738ba 352 return SR_ERR;
28a35d8a
HE
353 }
354
355 file_size = ftell(f);
356
357 fseek(f, 0, SEEK_SET);
358
b53738ba 359 if (!(firmware = g_try_malloc(buffer_size))) {
340cfac0 360 sr_err("sigma: %s: firmware malloc failed", __func__);
12ad53f5 361 fclose(f);
b53738ba 362 return SR_ERR_MALLOC;
28a35d8a
HE
363 }
364
28a35d8a
HE
365 while ((c = getc(f)) != EOF) {
366 imm = (imm + 0xa853753) % 177 + (imm * 0x8034052);
e3fff420 367 firmware[fwsize++] = c ^ imm;
28a35d8a
HE
368 }
369 fclose(f);
370
e3fff420
HE
371 if(fwsize != file_size) {
372 sr_err("sigma: %s: Error reading firmware", filename);
373 fclose(f);
374 g_free(firmware);
375 return SR_ERR;
28a35d8a
HE
376 }
377
28a35d8a
HE
378 *buf_size = fwsize * 2 * 8;
379
b53738ba 380 *buf = p = (unsigned char *)g_try_malloc(*buf_size);
28a35d8a 381 if (!p) {
340cfac0 382 sr_err("sigma: %s: buf/p malloc failed", __func__);
12ad53f5 383 g_free(firmware);
b53738ba 384 return SR_ERR_MALLOC;
28a35d8a
HE
385 }
386
387 for (i = 0; i < fwsize; ++i) {
28a35d8a 388 for (bit = 7; bit >= 0; --bit) {
fefa1800 389 v = firmware[i] & 1 << bit ? 0x40 : 0x00;
28a35d8a
HE
390 p[offset++] = v | 0x01;
391 p[offset++] = v;
392 }
393 }
394
395 g_free(firmware);
396
397 if (offset != *buf_size) {
398 g_free(*buf);
7b48d6e1 399 sr_err("sigma: Error reading firmware %s "
0aeb0ccd 400 "offset=%ld, file_size=%ld, buf_size=%zd.",
133a37bf 401 filename, offset, file_size, *buf_size);
28a35d8a 402
b53738ba 403 return SR_ERR;
28a35d8a
HE
404 }
405
b53738ba 406 return SR_OK;
28a35d8a
HE
407}
408
0448d110
BV
409static void clear_instances(void)
410{
411 GSList *l;
412 struct sr_dev_inst *sdi;
413 struct context *ctx;
414
415 /* Properly close all devices. */
416 for (l = adi->instances; l; l = l->next) {
417 if (!(sdi = l->data)) {
418 /* Log error, but continue cleaning up the rest. */
419 sr_err("sigma: %s: sdi was NULL, continuing", __func__);
420 continue;
421 }
422 if (sdi->priv) {
423 ctx = sdi->priv;
424 ftdi_free(&ctx->ftdic);
425 g_free(ctx);
426 }
427 sr_dev_inst_free(sdi);
428 }
429 g_slist_free(adi->instances);
430 adi->instances = NULL;
431
432}
433
40dda2c3 434static int hw_init(void)
61136ea6
BV
435{
436
437 /* Nothing to do. */
438
439 return SR_OK;
440}
441
0448d110 442static GSList *hw_scan(GSList *options)
28a35d8a 443{
d68e2d1a 444 struct sr_dev_inst *sdi;
ea9cfed7 445 struct context *ctx;
0448d110 446 GSList *devices;
e3fff420
HE
447 struct ftdi_device_list *devlist;
448 char serial_txt[10];
449 uint32_t serial;
eec944c5 450 int ret;
28a35d8a 451
0448d110
BV
452 (void)options;
453 devices = NULL;
454 clear_instances();
455
ea9cfed7
UH
456 if (!(ctx = g_try_malloc(sizeof(struct context)))) {
457 sr_err("sigma: %s: ctx malloc failed", __func__);
0448d110 458 return NULL;
b53738ba 459 }
99965709 460
ea9cfed7 461 ftdi_init(&ctx->ftdic);
28a35d8a 462
fefa1800 463 /* Look for SIGMAs. */
e3fff420 464
eec944c5
BV
465 if ((ret = ftdi_usb_find_all(&ctx->ftdic, &devlist,
466 USB_VENDOR, USB_PRODUCT)) <= 0) {
467 if (ret < 0)
468 sr_err("ftdi_usb_find_all(): %d", ret);
99965709 469 goto free;
eec944c5 470 }
99965709 471
e3fff420
HE
472 /* Make sure it's a version 1 or 2 SIGMA. */
473 ftdi_usb_get_strings(&ctx->ftdic, devlist->dev, NULL, 0, NULL, 0,
6352d030 474 serial_txt, sizeof(serial_txt));
e3fff420
HE
475 sscanf(serial_txt, "%x", &serial);
476
6352d030 477 if (serial < 0xa6010000 || serial > 0xa602ffff) {
e3fff420 478 sr_err("sigma: Only SIGMA and SIGMA2 are supported "
6352d030 479 "in this version of sigrok.");
e3fff420
HE
480 goto free;
481 }
482
483 sr_info("Found ASIX SIGMA - Serial: %s", serial_txt);
484
ea9cfed7
UH
485 ctx->cur_samplerate = 0;
486 ctx->period_ps = 0;
487 ctx->limit_msec = 0;
488 ctx->cur_firmware = -1;
489 ctx->num_probes = 0;
490 ctx->samples_per_event = 0;
491 ctx->capture_ratio = 50;
492 ctx->use_triggers = 0;
28a35d8a 493
fefa1800 494 /* Register SIGMA device. */
d68e2d1a
UH
495 if (!(sdi = sr_dev_inst_new(0, SR_ST_INITIALIZING, USB_VENDOR_NAME,
496 USB_MODEL_NAME, USB_MODEL_VERSION))) {
497 sr_err("sigma: %s: sdi was NULL", __func__);
99965709 498 goto free;
d68e2d1a 499 }
d7bbecfd 500 sdi->driver = adi;
0448d110 501 devices = g_slist_append(devices, sdi);
ed300b9f 502 adi->instances = g_slist_append(adi->instances, sdi);
0448d110 503 sdi->priv = ctx;
28a35d8a 504
fefa1800 505 /* We will open the device again when we need it. */
e3fff420 506 ftdi_list_free(&devlist);
28a35d8a 507
0448d110 508 return devices;
ea9cfed7 509
99965709 510free:
eec944c5 511 ftdi_deinit(&ctx->ftdic);
ea9cfed7 512 g_free(ctx);
0448d110 513 return NULL;
28a35d8a
HE
514}
515
ea9cfed7 516static int upload_firmware(int firmware_idx, struct context *ctx)
28a35d8a
HE
517{
518 int ret;
519 unsigned char *buf;
520 unsigned char pins;
521 size_t buf_size;
28a35d8a 522 unsigned char result[32];
e8397563 523 char firmware_path[128];
28a35d8a 524
fefa1800 525 /* Make sure it's an ASIX SIGMA. */
ea9cfed7 526 if ((ret = ftdi_usb_open_desc(&ctx->ftdic,
28a35d8a 527 USB_VENDOR, USB_PRODUCT, USB_DESCRIPTION, NULL)) < 0) {
7b48d6e1 528 sr_err("sigma: ftdi_usb_open failed: %s",
ea9cfed7 529 ftdi_get_error_string(&ctx->ftdic));
28a35d8a
HE
530 return 0;
531 }
532
ea9cfed7 533 if ((ret = ftdi_set_bitmode(&ctx->ftdic, 0xdf, BITMODE_BITBANG)) < 0) {
7b48d6e1 534 sr_err("sigma: ftdi_set_bitmode failed: %s",
ea9cfed7 535 ftdi_get_error_string(&ctx->ftdic));
28a35d8a
HE
536 return 0;
537 }
538
fefa1800 539 /* Four times the speed of sigmalogan - Works well. */
ea9cfed7 540 if ((ret = ftdi_set_baudrate(&ctx->ftdic, 750000)) < 0) {
7b48d6e1 541 sr_err("sigma: ftdi_set_baudrate failed: %s",
ea9cfed7 542 ftdi_get_error_string(&ctx->ftdic));
28a35d8a
HE
543 return 0;
544 }
545
fefa1800 546 /* Force the FPGA to reboot. */
ea9cfed7
UH
547 sigma_write(suicide, sizeof(suicide), ctx);
548 sigma_write(suicide, sizeof(suicide), ctx);
549 sigma_write(suicide, sizeof(suicide), ctx);
550 sigma_write(suicide, sizeof(suicide), ctx);
28a35d8a 551
fefa1800 552 /* Prepare to upload firmware (FPGA specific). */
ea9cfed7 553 sigma_write(init, sizeof(init), ctx);
28a35d8a 554
ea9cfed7 555 ftdi_usb_purge_buffers(&ctx->ftdic);
28a35d8a 556
fefa1800 557 /* Wait until the FPGA asserts INIT_B. */
28a35d8a 558 while (1) {
ea9cfed7 559 ret = sigma_read(result, 1, ctx);
28a35d8a
HE
560 if (result[0] & 0x20)
561 break;
562 }
563
9ddb2a12 564 /* Prepare firmware. */
e8397563 565 snprintf(firmware_path, sizeof(firmware_path), "%s/%s", FIRMWARE_DIR,
f6564c8d
HE
566 firmware_files[firmware_idx]);
567
b53738ba 568 if ((ret = bin2bitbang(firmware_path, &buf, &buf_size)) != SR_OK) {
7b48d6e1 569 sr_err("sigma: An error occured while reading the firmware: %s",
133a37bf 570 firmware_path);
b53738ba 571 return ret;
28a35d8a
HE
572 }
573
fefa1800 574 /* Upload firmare. */
e3fff420 575 sr_info("sigma: Uploading firmware %s", firmware_files[firmware_idx]);
ea9cfed7 576 sigma_write(buf, buf_size, ctx);
28a35d8a
HE
577
578 g_free(buf);
579
ea9cfed7 580 if ((ret = ftdi_set_bitmode(&ctx->ftdic, 0x00, BITMODE_RESET)) < 0) {
7b48d6e1 581 sr_err("sigma: ftdi_set_bitmode failed: %s",
ea9cfed7 582 ftdi_get_error_string(&ctx->ftdic));
e46b8fb1 583 return SR_ERR;
28a35d8a
HE
584 }
585
ea9cfed7 586 ftdi_usb_purge_buffers(&ctx->ftdic);
28a35d8a 587
fefa1800 588 /* Discard garbage. */
ea9cfed7 589 while (1 == sigma_read(&pins, 1, ctx))
28a35d8a
HE
590 ;
591
fefa1800 592 /* Initialize the logic analyzer mode. */
ea9cfed7 593 sigma_write(logic_mode_start, sizeof(logic_mode_start), ctx);
28a35d8a 594
fefa1800 595 /* Expect a 3 byte reply. */
ea9cfed7 596 ret = sigma_read(result, 3, ctx);
28a35d8a
HE
597 if (ret != 3 ||
598 result[0] != 0xa6 || result[1] != 0x55 || result[2] != 0xaa) {
7b48d6e1 599 sr_err("sigma: Configuration failed. Invalid reply received.");
e46b8fb1 600 return SR_ERR;
28a35d8a
HE
601 }
602
ea9cfed7 603 ctx->cur_firmware = firmware_idx;
f6564c8d 604
e3fff420
HE
605 sr_info("sigma: Firmware uploaded");
606
e46b8fb1 607 return SR_OK;
f6564c8d
HE
608}
609
e7eb703f 610static int hw_dev_open(int dev_index)
f6564c8d 611{
d68e2d1a 612 struct sr_dev_inst *sdi;
ea9cfed7 613 struct context *ctx;
f6564c8d
HE
614 int ret;
615
ed300b9f 616 if (!(sdi = sr_dev_inst_get(adi->instances, dev_index)))
e46b8fb1 617 return SR_ERR;
99965709 618
ea9cfed7 619 ctx = sdi->priv;
99965709 620
9ddb2a12 621 /* Make sure it's an ASIX SIGMA. */
ea9cfed7 622 if ((ret = ftdi_usb_open_desc(&ctx->ftdic,
f6564c8d
HE
623 USB_VENDOR, USB_PRODUCT, USB_DESCRIPTION, NULL)) < 0) {
624
7b48d6e1 625 sr_err("sigma: ftdi_usb_open failed: %s",
ea9cfed7 626 ftdi_get_error_string(&ctx->ftdic));
f6564c8d
HE
627
628 return 0;
629 }
28a35d8a 630
5a2326a7 631 sdi->status = SR_ST_ACTIVE;
28a35d8a 632
e46b8fb1 633 return SR_OK;
f6564c8d
HE
634}
635
6f4b1868 636static int set_samplerate(const struct sr_dev_inst *sdi, uint64_t samplerate)
f6564c8d 637{
e8397563 638 int i, ret;
ea9cfed7 639 struct context *ctx = sdi->priv;
f6564c8d
HE
640
641 for (i = 0; supported_samplerates[i]; i++) {
642 if (supported_samplerates[i] == samplerate)
643 break;
644 }
645 if (supported_samplerates[i] == 0)
e46b8fb1 646 return SR_ERR_SAMPLERATE;
f6564c8d 647
59df0c77 648 if (samplerate <= SR_MHZ(50)) {
ea9cfed7
UH
649 ret = upload_firmware(0, ctx);
650 ctx->num_probes = 16;
e8397563 651 }
59df0c77 652 if (samplerate == SR_MHZ(100)) {
ea9cfed7
UH
653 ret = upload_firmware(1, ctx);
654 ctx->num_probes = 8;
f78898e9 655 }
59df0c77 656 else if (samplerate == SR_MHZ(200)) {
ea9cfed7
UH
657 ret = upload_firmware(2, ctx);
658 ctx->num_probes = 4;
f78898e9 659 }
f6564c8d 660
ea9cfed7
UH
661 ctx->cur_samplerate = samplerate;
662 ctx->period_ps = 1000000000000 / samplerate;
663 ctx->samples_per_event = 16 / ctx->num_probes;
664 ctx->state.state = SIGMA_IDLE;
f6564c8d 665
e8397563 666 return ret;
28a35d8a
HE
667}
668
c53d793f
HE
669/*
670 * In 100 and 200 MHz mode, only a single pin rising/falling can be
671 * set as trigger. In other modes, two rising/falling triggers can be set,
672 * in addition to value/mask trigger for any number of probes.
673 *
674 * The Sigma supports complex triggers using boolean expressions, but this
675 * has not been implemented yet.
676 */
6f4b1868 677static int configure_probes(const struct sr_dev_inst *sdi, const GSList *probes)
57bbf56b 678{
ea9cfed7 679 struct context *ctx = sdi->priv;
1b79df2f
JH
680 const struct sr_probe *probe;
681 const GSList *l;
57bbf56b 682 int trigger_set = 0;
a42aec7f 683 int probebit;
57bbf56b 684
ea9cfed7 685 memset(&ctx->trigger, 0, sizeof(struct sigma_trigger));
eec5275e 686
57bbf56b 687 for (l = probes; l; l = l->next) {
1afe8989 688 probe = (struct sr_probe *)l->data;
a42aec7f 689 probebit = 1 << (probe->index - 1);
57bbf56b
HE
690
691 if (!probe->enabled || !probe->trigger)
692 continue;
693
ea9cfed7 694 if (ctx->cur_samplerate >= SR_MHZ(100)) {
c53d793f 695 /* Fast trigger support. */
ee492173 696 if (trigger_set) {
7b48d6e1 697 sr_err("sigma: ASIX SIGMA only supports a single "
133a37bf 698 "pin trigger in 100 and 200MHz mode.");
e46b8fb1 699 return SR_ERR;
ee492173
HE
700 }
701 if (probe->trigger[0] == 'f')
ea9cfed7 702 ctx->trigger.fallingmask |= probebit;
ee492173 703 else if (probe->trigger[0] == 'r')
ea9cfed7 704 ctx->trigger.risingmask |= probebit;
ee492173 705 else {
7b48d6e1 706 sr_err("sigma: ASIX SIGMA only supports "
133a37bf
UH
707 "rising/falling trigger in 100 "
708 "and 200MHz mode.");
e46b8fb1 709 return SR_ERR;
ee492173 710 }
57bbf56b 711
c53d793f 712 ++trigger_set;
ee492173 713 } else {
c53d793f
HE
714 /* Simple trigger support (event). */
715 if (probe->trigger[0] == '1') {
ea9cfed7
UH
716 ctx->trigger.simplevalue |= probebit;
717 ctx->trigger.simplemask |= probebit;
c53d793f
HE
718 }
719 else if (probe->trigger[0] == '0') {
ea9cfed7
UH
720 ctx->trigger.simplevalue &= ~probebit;
721 ctx->trigger.simplemask |= probebit;
c53d793f
HE
722 }
723 else if (probe->trigger[0] == 'f') {
ea9cfed7 724 ctx->trigger.fallingmask |= probebit;
c53d793f
HE
725 ++trigger_set;
726 }
727 else if (probe->trigger[0] == 'r') {
ea9cfed7 728 ctx->trigger.risingmask |= probebit;
c53d793f
HE
729 ++trigger_set;
730 }
ee492173 731
ea9cfed7
UH
732 /*
733 * Actually, Sigma supports 2 rising/falling triggers,
734 * but they are ORed and the current trigger syntax
735 * does not permit ORed triggers.
736 */
98b8cbc1 737 if (trigger_set > 1) {
7b48d6e1
UH
738 sr_err("sigma: ASIX SIGMA only supports 1 "
739 "rising/falling triggers.");
e46b8fb1 740 return SR_ERR;
ee492173 741 }
ee492173 742 }
5b5ea7c6
HE
743
744 if (trigger_set)
ea9cfed7 745 ctx->use_triggers = 1;
57bbf56b
HE
746 }
747
e46b8fb1 748 return SR_OK;
57bbf56b
HE
749}
750
e7eb703f 751static int hw_dev_close(int dev_index)
28a35d8a 752{
d68e2d1a 753 struct sr_dev_inst *sdi;
ea9cfed7 754 struct context *ctx;
28a35d8a 755
ed300b9f 756 if (!(sdi = sr_dev_inst_get(adi->instances, dev_index))) {
340cfac0 757 sr_err("sigma: %s: sdi was NULL", __func__);
0abee507 758 return SR_ERR_BUG;
697785d1 759 }
9be9893e 760
ea9cfed7 761 if (!(ctx = sdi->priv)) {
340cfac0 762 sr_err("sigma: %s: sdi->priv was NULL", __func__);
0abee507 763 return SR_ERR_BUG;
9be9893e 764 }
697785d1
UH
765
766 /* TODO */
767 if (sdi->status == SR_ST_ACTIVE)
ea9cfed7 768 ftdi_usb_close(&ctx->ftdic);
697785d1
UH
769
770 sdi->status = SR_ST_INACTIVE;
771
772 return SR_OK;
28a35d8a
HE
773}
774
57ab7d9f 775static int hw_cleanup(void)
28a35d8a 776{
99965709 777
0448d110 778 clear_instances();
57ab7d9f 779
0448d110 780 return SR_OK;
28a35d8a
HE
781}
782
41479605
BV
783static int hw_info_get(int info_id, const void **data,
784 const struct sr_dev_inst *sdi)
28a35d8a 785{
ea9cfed7 786 struct context *ctx;
99965709 787
41479605 788 switch (info_id) {
1d9a8a5f 789 case SR_DI_INST:
41479605 790 *data = sdi;
28a35d8a 791 break;
b2b5445c
BV
792 case SR_DI_HWCAPS:
793 *data = hwcaps;
794 break;
5a2326a7 795 case SR_DI_NUM_PROBES:
41479605 796 *data = GINT_TO_POINTER(NUM_PROBES);
464d12c7
KS
797 break;
798 case SR_DI_PROBE_NAMES:
41479605 799 *data = probe_names;
28a35d8a 800 break;
5a2326a7 801 case SR_DI_SAMPLERATES:
41479605 802 *data = &samplerates;
28a35d8a 803 break;
5a2326a7 804 case SR_DI_TRIGGER_TYPES:
41479605 805 *data = (char *)TRIGGER_TYPES;
28a35d8a 806 break;
5a2326a7 807 case SR_DI_CUR_SAMPLERATE:
41479605
BV
808 if (sdi) {
809 ctx = sdi->priv;
810 *data = &ctx->cur_samplerate;
811 } else
812 return SR_ERR;
28a35d8a 813 break;
d7bbecfd
BV
814 default:
815 return SR_ERR_ARG;
28a35d8a
HE
816 }
817
41479605 818 return SR_OK;
28a35d8a
HE
819}
820
e7eb703f 821static int hw_dev_status_get(int dev_index)
28a35d8a 822{
d68e2d1a 823 struct sr_dev_inst *sdi;
28a35d8a 824
ed300b9f 825 sdi = sr_dev_inst_get(adi->instances, dev_index);
28a35d8a
HE
826 if (sdi)
827 return sdi->status;
828 else
5a2326a7 829 return SR_ST_NOT_FOUND;
28a35d8a
HE
830}
831
6f4b1868
BV
832static int hw_dev_config_set(const struct sr_dev_inst *sdi, int hwcap,
833 const void *value)
28a35d8a 834{
ea9cfed7 835 struct context *ctx;
28a35d8a 836 int ret;
f6564c8d 837
ea9cfed7 838 ctx = sdi->priv;
99965709 839
ffedd0bf 840 if (hwcap == SR_HWCAP_SAMPLERATE) {
1b79df2f 841 ret = set_samplerate(sdi, *(const uint64_t *)value);
ffedd0bf 842 } else if (hwcap == SR_HWCAP_PROBECONFIG) {
99965709 843 ret = configure_probes(sdi, value);
ffedd0bf 844 } else if (hwcap == SR_HWCAP_LIMIT_MSEC) {
1b79df2f 845 ctx->limit_msec = *(const uint64_t *)value;
ea9cfed7 846 if (ctx->limit_msec > 0)
e46b8fb1 847 ret = SR_OK;
94ba4bd6 848 else
e46b8fb1 849 ret = SR_ERR;
ffedd0bf 850 } else if (hwcap == SR_HWCAP_CAPTURE_RATIO) {
1b79df2f 851 ctx->capture_ratio = *(const uint64_t *)value;
ea9cfed7 852 if (ctx->capture_ratio < 0 || ctx->capture_ratio > 100)
e46b8fb1 853 ret = SR_ERR;
94ba4bd6 854 else
e46b8fb1 855 ret = SR_OK;
28a35d8a 856 } else {
e46b8fb1 857 ret = SR_ERR;
28a35d8a
HE
858 }
859
860 return ret;
861}
862
36b1c8e6
HE
863/* Software trigger to determine exact trigger position. */
864static int get_trigger_offset(uint16_t *samples, uint16_t last_sample,
865 struct sigma_trigger *t)
866{
867 int i;
868
869 for (i = 0; i < 8; ++i) {
870 if (i > 0)
871 last_sample = samples[i-1];
872
873 /* Simple triggers. */
874 if ((samples[i] & t->simplemask) != t->simplevalue)
875 continue;
876
877 /* Rising edge. */
878 if ((last_sample & t->risingmask) != 0 || (samples[i] &
879 t->risingmask) != t->risingmask)
880 continue;
881
882 /* Falling edge. */
bdfc7a89
HE
883 if ((last_sample & t->fallingmask) != t->fallingmask ||
884 (samples[i] & t->fallingmask) != 0)
36b1c8e6
HE
885 continue;
886
887 break;
888 }
889
890 /* If we did not match, return original trigger pos. */
891 return i & 0x7;
892}
893
28a35d8a 894/*
fefa1800
UH
895 * Decode chunk of 1024 bytes, 64 clusters, 7 events per cluster.
896 * Each event is 20ns apart, and can contain multiple samples.
f78898e9
HE
897 *
898 * For 200 MHz, events contain 4 samples for each channel, spread 5 ns apart.
899 * For 100 MHz, events contain 2 samples for each channel, spread 10 ns apart.
900 * For 50 MHz and below, events contain one sample for each channel,
901 * spread 20 ns apart.
28a35d8a
HE
902 */
903static int decode_chunk_ts(uint8_t *buf, uint16_t *lastts,
88c51afe 904 uint16_t *lastsample, int triggerpos,
3cd3a20b 905 uint16_t limit_chunk, void *cb_data)
28a35d8a 906{
3cd3a20b 907 struct sr_dev_inst *sdi = cb_data;
ea9cfed7 908 struct context *ctx = sdi->priv;
fefa1800 909 uint16_t tsdiff, ts;
ea9cfed7 910 uint16_t samples[65536 * ctx->samples_per_event];
b9c735a2 911 struct sr_datafeed_packet packet;
9c939c51 912 struct sr_datafeed_logic logic;
f78898e9 913 int i, j, k, l, numpad, tosend;
fefa1800 914 size_t n = 0, sent = 0;
ea9cfed7 915 int clustersize = EVENTS_PER_CLUSTER * ctx->samples_per_event;
fefa1800 916 uint16_t *event;
f78898e9 917 uint16_t cur_sample;
57bbf56b 918 int triggerts = -1;
ee492173 919
4ae1f451 920 /* Check if trigger is in this chunk. */
ee492173 921 if (triggerpos != -1) {
ea9cfed7 922 if (ctx->cur_samplerate <= SR_MHZ(50))
36b1c8e6 923 triggerpos -= EVENTS_PER_CLUSTER - 1;
ee492173
HE
924
925 if (triggerpos < 0)
926 triggerpos = 0;
57bbf56b 927
ee492173
HE
928 /* Find in which cluster the trigger occured. */
929 triggerts = triggerpos / 7;
930 }
28a35d8a 931
eec5275e 932 /* For each ts. */
28a35d8a 933 for (i = 0; i < 64; ++i) {
fefa1800 934 ts = *(uint16_t *) &buf[i * 16];
28a35d8a
HE
935 tsdiff = ts - *lastts;
936 *lastts = ts;
937
88c51afe
HE
938 /* Decode partial chunk. */
939 if (limit_chunk && ts > limit_chunk)
e46b8fb1 940 return SR_OK;
88c51afe 941
fefa1800 942 /* Pad last sample up to current point. */
ea9cfed7 943 numpad = tsdiff * ctx->samples_per_event - clustersize;
28a35d8a 944 if (numpad > 0) {
f78898e9
HE
945 for (j = 0; j < numpad; ++j)
946 samples[j] = *lastsample;
947
948 n = numpad;
28a35d8a
HE
949 }
950
57bbf56b
HE
951 /* Send samples between previous and this timestamp to sigrok. */
952 sent = 0;
953 while (sent < n) {
954 tosend = MIN(2048, n - sent);
955
5a2326a7 956 packet.type = SR_DF_LOGIC;
9c939c51
BV
957 packet.payload = &logic;
958 logic.length = tosend * sizeof(uint16_t);
959 logic.unitsize = 2;
960 logic.data = samples + sent;
3cd3a20b 961 sr_session_send(ctx->session_dev_id, &packet);
28a35d8a 962
57bbf56b
HE
963 sent += tosend;
964 }
965 n = 0;
966
967 event = (uint16_t *) &buf[i * 16 + 2];
f78898e9
HE
968 cur_sample = 0;
969
970 /* For each event in cluster. */
28a35d8a 971 for (j = 0; j < 7; ++j) {
f78898e9
HE
972
973 /* For each sample in event. */
ea9cfed7 974 for (k = 0; k < ctx->samples_per_event; ++k) {
f78898e9
HE
975 cur_sample = 0;
976
977 /* For each probe. */
ea9cfed7 978 for (l = 0; l < ctx->num_probes; ++l)
edca2c5c 979 cur_sample |= (!!(event[j] & (1 << (l *
ea9cfed7 980 ctx->samples_per_event + k)))) << l;
f78898e9
HE
981
982 samples[n++] = cur_sample;
28a35d8a
HE
983 }
984 }
985
eec5275e 986 /* Send data up to trigger point (if triggered). */
fefa1800 987 sent = 0;
57bbf56b
HE
988 if (i == triggerts) {
989 /*
36b1c8e6
HE
990 * Trigger is not always accurate to sample because of
991 * pipeline delay. However, it always triggers before
992 * the actual event. We therefore look at the next
993 * samples to pinpoint the exact position of the trigger.
57bbf56b 994 */
bdfc7a89 995 tosend = get_trigger_offset(samples, *lastsample,
ea9cfed7 996 &ctx->trigger);
57bbf56b
HE
997
998 if (tosend > 0) {
5a2326a7 999 packet.type = SR_DF_LOGIC;
9c939c51
BV
1000 packet.payload = &logic;
1001 logic.length = tosend * sizeof(uint16_t);
1002 logic.unitsize = 2;
1003 logic.data = samples;
3cd3a20b 1004 sr_session_send(ctx->session_dev_id, &packet);
57bbf56b
HE
1005
1006 sent += tosend;
1007 }
28a35d8a 1008
5b5ea7c6 1009 /* Only send trigger if explicitly enabled. */
ea9cfed7 1010 if (ctx->use_triggers) {
5a2326a7 1011 packet.type = SR_DF_TRIGGER;
3cd3a20b 1012 sr_session_send(ctx->session_dev_id, &packet);
5b5ea7c6 1013 }
28a35d8a 1014 }
57bbf56b 1015
eec5275e 1016 /* Send rest of the chunk to sigrok. */
57bbf56b
HE
1017 tosend = n - sent;
1018
abda62ce 1019 if (tosend > 0) {
5a2326a7 1020 packet.type = SR_DF_LOGIC;
9c939c51
BV
1021 packet.payload = &logic;
1022 logic.length = tosend * sizeof(uint16_t);
1023 logic.unitsize = 2;
1024 logic.data = samples + sent;
3cd3a20b 1025 sr_session_send(ctx->session_dev_id, &packet);
abda62ce 1026 }
ee492173
HE
1027
1028 *lastsample = samples[n - 1];
28a35d8a
HE
1029 }
1030
e46b8fb1 1031 return SR_OK;
28a35d8a
HE
1032}
1033
1f9813eb 1034static int receive_data(int fd, int revents, void *cb_data)
28a35d8a 1035{
1f9813eb 1036 struct sr_dev_inst *sdi = cb_data;
ea9cfed7 1037 struct context *ctx = sdi->priv;
b9c735a2 1038 struct sr_datafeed_packet packet;
28a35d8a
HE
1039 const int chunks_per_read = 32;
1040 unsigned char buf[chunks_per_read * CHUNK_SIZE];
6aac7737 1041 int bufsz, numchunks, i, newchunks;
94ba4bd6 1042 uint64_t running_msec;
28a35d8a 1043 struct timeval tv;
28a35d8a 1044
cb93f8a9
UH
1045 /* Avoid compiler warnings. */
1046 (void)fd;
1047 (void)revents;
28a35d8a 1048
805919b0
HE
1049 /* Get the current position. */
1050 sigma_read_pos(&ctx->state.stoppos, &ctx->state.triggerpos, ctx);
1051
ea9cfed7 1052 numchunks = (ctx->state.stoppos + 511) / 512;
28a35d8a 1053
ea9cfed7 1054 if (ctx->state.state == SIGMA_IDLE)
805919b0 1055 return TRUE;
28a35d8a 1056
ea9cfed7 1057 if (ctx->state.state == SIGMA_CAPTURE) {
6aac7737
HE
1058 /* Check if the timer has expired, or memory is full. */
1059 gettimeofday(&tv, 0);
ea9cfed7
UH
1060 running_msec = (tv.tv_sec - ctx->start_tv.tv_sec) * 1000 +
1061 (tv.tv_usec - ctx->start_tv.tv_usec) / 1000;
28a35d8a 1062
ea9cfed7 1063 if (running_msec < ctx->limit_msec && numchunks < 32767)
805919b0 1064 return TRUE; /* While capturing... */
e3fff420
HE
1065 else
1066 hw_dev_acquisition_stop(sdi->index, sdi);
6aac7737 1067
ea9cfed7
UH
1068 } else if (ctx->state.state == SIGMA_DOWNLOAD) {
1069 if (ctx->state.chunks_downloaded >= numchunks) {
6aac7737 1070 /* End of samples. */
5a2326a7 1071 packet.type = SR_DF_END;
3cd3a20b 1072 sr_session_send(ctx->session_dev_id, &packet);
6aac7737 1073
ea9cfed7 1074 ctx->state.state = SIGMA_IDLE;
f78898e9 1075
6aac7737
HE
1076 return TRUE;
1077 }
1078
1079 newchunks = MIN(chunks_per_read,
ea9cfed7 1080 numchunks - ctx->state.chunks_downloaded);
28a35d8a 1081
7b48d6e1 1082 sr_info("sigma: Downloading sample data: %.0f %%",
ea9cfed7 1083 100.0 * ctx->state.chunks_downloaded / numchunks);
28a35d8a 1084
ea9cfed7
UH
1085 bufsz = sigma_read_dram(ctx->state.chunks_downloaded,
1086 newchunks, buf, ctx);
719c5a93
UH
1087 /* TODO: Check bufsz. For now, just avoid compiler warnings. */
1088 (void)bufsz;
28a35d8a 1089
fefa1800 1090 /* Find first ts. */
ea9cfed7
UH
1091 if (ctx->state.chunks_downloaded == 0) {
1092 ctx->state.lastts = *(uint16_t *) buf - 1;
1093 ctx->state.lastsample = 0;
6aac7737 1094 }
28a35d8a 1095
fefa1800 1096 /* Decode chunks and send them to sigrok. */
28a35d8a 1097 for (i = 0; i < newchunks; ++i) {
88c51afe
HE
1098 int limit_chunk = 0;
1099
1100 /* The last chunk may potentially be only in part. */
ea9cfed7 1101 if (ctx->state.chunks_downloaded == numchunks - 1) {
88c51afe 1102 /* Find the last valid timestamp */
ea9cfed7 1103 limit_chunk = ctx->state.stoppos % 512 + ctx->state.lastts;
88c51afe
HE
1104 }
1105
ea9cfed7 1106 if (ctx->state.chunks_downloaded + i == ctx->state.triggerchunk)
57bbf56b 1107 decode_chunk_ts(buf + (i * CHUNK_SIZE),
ea9cfed7
UH
1108 &ctx->state.lastts,
1109 &ctx->state.lastsample,
1110 ctx->state.triggerpos & 0x1ff,
1f9813eb 1111 limit_chunk, sdi);
57bbf56b
HE
1112 else
1113 decode_chunk_ts(buf + (i * CHUNK_SIZE),
ea9cfed7
UH
1114 &ctx->state.lastts,
1115 &ctx->state.lastsample,
1f9813eb 1116 -1, limit_chunk, sdi);
28a35d8a 1117
ea9cfed7 1118 ++ctx->state.chunks_downloaded;
88c51afe 1119 }
28a35d8a
HE
1120 }
1121
28a35d8a
HE
1122 return TRUE;
1123}
1124
c53d793f
HE
1125/* Build a LUT entry used by the trigger functions. */
1126static void build_lut_entry(uint16_t value, uint16_t mask, uint16_t *entry)
ee492173
HE
1127{
1128 int i, j, k, bit;
1129
f758d074 1130 /* For each quad probe. */
ee492173 1131 for (i = 0; i < 4; ++i) {
c53d793f 1132 entry[i] = 0xffff;
ee492173 1133
f758d074 1134 /* For each bit in LUT. */
ee492173
HE
1135 for (j = 0; j < 16; ++j)
1136
f758d074 1137 /* For each probe in quad. */
ee492173
HE
1138 for (k = 0; k < 4; ++k) {
1139 bit = 1 << (i * 4 + k);
1140
c53d793f
HE
1141 /* Set bit in entry */
1142 if ((mask & bit) &&
1143 ((!(value & bit)) !=
4ae1f451 1144 (!(j & (1 << k)))))
c53d793f 1145 entry[i] &= ~(1 << j);
ee492173
HE
1146 }
1147 }
c53d793f 1148}
ee492173 1149
c53d793f
HE
1150/* Add a logical function to LUT mask. */
1151static void add_trigger_function(enum triggerop oper, enum triggerfunc func,
1152 int index, int neg, uint16_t *mask)
1153{
1154 int i, j;
1155 int x[2][2], tmp, a, b, aset, bset, rset;
1156
1157 memset(x, 0, 4 * sizeof(int));
1158
1159 /* Trigger detect condition. */
1160 switch (oper) {
1161 case OP_LEVEL:
1162 x[0][1] = 1;
1163 x[1][1] = 1;
1164 break;
1165 case OP_NOT:
1166 x[0][0] = 1;
1167 x[1][0] = 1;
1168 break;
1169 case OP_RISE:
1170 x[0][1] = 1;
1171 break;
1172 case OP_FALL:
1173 x[1][0] = 1;
1174 break;
1175 case OP_RISEFALL:
1176 x[0][1] = 1;
1177 x[1][0] = 1;
1178 break;
1179 case OP_NOTRISE:
1180 x[1][1] = 1;
1181 x[0][0] = 1;
1182 x[1][0] = 1;
1183 break;
1184 case OP_NOTFALL:
1185 x[1][1] = 1;
1186 x[0][0] = 1;
1187 x[0][1] = 1;
1188 break;
1189 case OP_NOTRISEFALL:
1190 x[1][1] = 1;
1191 x[0][0] = 1;
1192 break;
1193 }
1194
1195 /* Transpose if neg is set. */
1196 if (neg) {
ea9cfed7 1197 for (i = 0; i < 2; ++i) {
c53d793f
HE
1198 for (j = 0; j < 2; ++j) {
1199 tmp = x[i][j];
1200 x[i][j] = x[1-i][1-j];
1201 x[1-i][1-j] = tmp;
1202 }
ea9cfed7 1203 }
c53d793f
HE
1204 }
1205
1206 /* Update mask with function. */
1207 for (i = 0; i < 16; ++i) {
1208 a = (i >> (2 * index + 0)) & 1;
1209 b = (i >> (2 * index + 1)) & 1;
1210
1211 aset = (*mask >> i) & 1;
1212 bset = x[b][a];
1213
1214 if (func == FUNC_AND || func == FUNC_NAND)
1215 rset = aset & bset;
1216 else if (func == FUNC_OR || func == FUNC_NOR)
1217 rset = aset | bset;
1218 else if (func == FUNC_XOR || func == FUNC_NXOR)
1219 rset = aset ^ bset;
1220
1221 if (func == FUNC_NAND || func == FUNC_NOR || func == FUNC_NXOR)
1222 rset = !rset;
1223
1224 *mask &= ~(1 << i);
1225
1226 if (rset)
1227 *mask |= 1 << i;
1228 }
1229}
1230
1231/*
1232 * Build trigger LUTs used by 50 MHz and lower sample rates for supporting
1233 * simple pin change and state triggers. Only two transitions (rise/fall) can be
1234 * set at any time, but a full mask and value can be set (0/1).
1235 */
ea9cfed7 1236static int build_basic_trigger(struct triggerlut *lut, struct context *ctx)
c53d793f
HE
1237{
1238 int i,j;
4ae1f451 1239 uint16_t masks[2] = { 0, 0 };
c53d793f
HE
1240
1241 memset(lut, 0, sizeof(struct triggerlut));
1242
1243 /* Contant for simple triggers. */
1244 lut->m4 = 0xa000;
1245
1246 /* Value/mask trigger support. */
ea9cfed7 1247 build_lut_entry(ctx->trigger.simplevalue, ctx->trigger.simplemask,
99965709 1248 lut->m2d);
c53d793f
HE
1249
1250 /* Rise/fall trigger support. */
1251 for (i = 0, j = 0; i < 16; ++i) {
ea9cfed7
UH
1252 if (ctx->trigger.risingmask & (1 << i) ||
1253 ctx->trigger.fallingmask & (1 << i))
c53d793f
HE
1254 masks[j++] = 1 << i;
1255 }
1256
1257 build_lut_entry(masks[0], masks[0], lut->m0d);
1258 build_lut_entry(masks[1], masks[1], lut->m1d);
1259
1260 /* Add glue logic */
1261 if (masks[0] || masks[1]) {
1262 /* Transition trigger. */
ea9cfed7 1263 if (masks[0] & ctx->trigger.risingmask)
c53d793f 1264 add_trigger_function(OP_RISE, FUNC_OR, 0, 0, &lut->m3);
ea9cfed7 1265 if (masks[0] & ctx->trigger.fallingmask)
c53d793f 1266 add_trigger_function(OP_FALL, FUNC_OR, 0, 0, &lut->m3);
ea9cfed7 1267 if (masks[1] & ctx->trigger.risingmask)
c53d793f 1268 add_trigger_function(OP_RISE, FUNC_OR, 1, 0, &lut->m3);
ea9cfed7 1269 if (masks[1] & ctx->trigger.fallingmask)
c53d793f
HE
1270 add_trigger_function(OP_FALL, FUNC_OR, 1, 0, &lut->m3);
1271 } else {
1272 /* Only value/mask trigger. */
1273 lut->m3 = 0xffff;
1274 }
ee492173 1275
c53d793f 1276 /* Triggertype: event. */
ee492173
HE
1277 lut->params.selres = 3;
1278
e46b8fb1 1279 return SR_OK;
ee492173
HE
1280}
1281
3cd3a20b 1282static int hw_dev_acquisition_start(int dev_index, void *cb_data)
28a35d8a 1283{
d68e2d1a 1284 struct sr_dev_inst *sdi;
ea9cfed7 1285 struct context *ctx;
3c36c403
HE
1286 struct sr_datafeed_packet *packet;
1287 struct sr_datafeed_header *header;
f366e86c 1288 struct sr_datafeed_meta_logic meta;
9ddb2a12 1289 struct clockselect_50 clockselect;
82957b65 1290 int frac, triggerpin, ret;
57bbf56b
HE
1291 uint8_t triggerselect;
1292 struct triggerinout triggerinout_conf;
ee492173 1293 struct triggerlut lut;
28a35d8a 1294
ed300b9f 1295 if (!(sdi = sr_dev_inst_get(adi->instances, dev_index)))
e46b8fb1 1296 return SR_ERR;
28a35d8a 1297
ea9cfed7 1298 ctx = sdi->priv;
28a35d8a 1299
ea9cfed7
UH
1300 /* If the samplerate has not been set, default to 200 kHz. */
1301 if (ctx->cur_firmware == -1) {
82957b65
UH
1302 if ((ret = set_samplerate(sdi, SR_KHZ(200))) != SR_OK)
1303 return ret;
1304 }
e8397563 1305
eec5275e 1306 /* Enter trigger programming mode. */
ea9cfed7 1307 sigma_set_register(WRITE_TRIGGER_SELECT1, 0x20, ctx);
28a35d8a 1308
eec5275e 1309 /* 100 and 200 MHz mode. */
ea9cfed7
UH
1310 if (ctx->cur_samplerate >= SR_MHZ(100)) {
1311 sigma_set_register(WRITE_TRIGGER_SELECT1, 0x81, ctx);
57bbf56b 1312
a42aec7f
HE
1313 /* Find which pin to trigger on from mask. */
1314 for (triggerpin = 0; triggerpin < 8; ++triggerpin)
ea9cfed7 1315 if ((ctx->trigger.risingmask | ctx->trigger.fallingmask) &
a42aec7f
HE
1316 (1 << triggerpin))
1317 break;
1318
1319 /* Set trigger pin and light LED on trigger. */
1320 triggerselect = (1 << LEDSEL1) | (triggerpin & 0x7);
1321
1322 /* Default rising edge. */
ea9cfed7 1323 if (ctx->trigger.fallingmask)
a42aec7f 1324 triggerselect |= 1 << 3;
57bbf56b 1325
eec5275e 1326 /* All other modes. */
ea9cfed7
UH
1327 } else if (ctx->cur_samplerate <= SR_MHZ(50)) {
1328 build_basic_trigger(&lut, ctx);
ee492173 1329
ea9cfed7 1330 sigma_write_trigger_lut(&lut, ctx);
57bbf56b
HE
1331
1332 triggerselect = (1 << LEDSEL1) | (1 << LEDSEL0);
1333 }
1334
eec5275e 1335 /* Setup trigger in and out pins to default values. */
57bbf56b
HE
1336 memset(&triggerinout_conf, 0, sizeof(struct triggerinout));
1337 triggerinout_conf.trgout_bytrigger = 1;
1338 triggerinout_conf.trgout_enable = 1;
1339
28a35d8a 1340 sigma_write_register(WRITE_TRIGGER_OPTION,
57bbf56b 1341 (uint8_t *) &triggerinout_conf,
ea9cfed7 1342 sizeof(struct triggerinout), ctx);
28a35d8a 1343
eec5275e 1344 /* Go back to normal mode. */
ea9cfed7 1345 sigma_set_register(WRITE_TRIGGER_SELECT1, triggerselect, ctx);
28a35d8a 1346
edca2c5c 1347 /* Set clock select register. */
ea9cfed7 1348 if (ctx->cur_samplerate == SR_MHZ(200))
edca2c5c 1349 /* Enable 4 probes. */
ea9cfed7
UH
1350 sigma_set_register(WRITE_CLOCK_SELECT, 0xf0, ctx);
1351 else if (ctx->cur_samplerate == SR_MHZ(100))
edca2c5c 1352 /* Enable 8 probes. */
ea9cfed7 1353 sigma_set_register(WRITE_CLOCK_SELECT, 0x00, ctx);
edca2c5c
HE
1354 else {
1355 /*
9ddb2a12 1356 * 50 MHz mode (or fraction thereof). Any fraction down to
eec5275e 1357 * 50 MHz / 256 can be used, but is not supported by sigrok API.
edca2c5c 1358 */
ea9cfed7 1359 frac = SR_MHZ(50) / ctx->cur_samplerate - 1;
edca2c5c 1360
9ddb2a12
UH
1361 clockselect.async = 0;
1362 clockselect.fraction = frac;
1363 clockselect.disabled_probes = 0;
edca2c5c
HE
1364
1365 sigma_write_register(WRITE_CLOCK_SELECT,
9ddb2a12 1366 (uint8_t *) &clockselect,
ea9cfed7 1367 sizeof(clockselect), ctx);
edca2c5c
HE
1368 }
1369
fefa1800 1370 /* Setup maximum post trigger time. */
99965709 1371 sigma_set_register(WRITE_POST_TRIGGER,
6352d030 1372 (ctx->capture_ratio * 255) / 100, ctx);
28a35d8a 1373
eec5275e 1374 /* Start acqusition. */
ea9cfed7
UH
1375 gettimeofday(&ctx->start_tv, 0);
1376 sigma_set_register(WRITE_MODE, 0x0d, ctx);
99965709 1377
3cd3a20b 1378 ctx->session_dev_id = cb_data;
28a35d8a 1379
3c36c403
HE
1380 if (!(packet = g_try_malloc(sizeof(struct sr_datafeed_packet)))) {
1381 sr_err("sigma: %s: packet malloc failed.", __func__);
1382 return SR_ERR_MALLOC;
1383 }
1384
1385 if (!(header = g_try_malloc(sizeof(struct sr_datafeed_header)))) {
1386 sr_err("sigma: %s: header malloc failed.", __func__);
1387 return SR_ERR_MALLOC;
1388 }
28a35d8a 1389
3c36c403
HE
1390 /* Send header packet to the session bus. */
1391 packet->type = SR_DF_HEADER;
1392 packet->payload = header;
1393 header->feed_version = 1;
1394 gettimeofday(&header->starttime, NULL);
3c36c403 1395 sr_session_send(ctx->session_dev_id, packet);
f366e86c
BV
1396
1397 /* Send metadata about the SR_DF_LOGIC packets to come. */
1398 packet->type = SR_DF_META_LOGIC;
1399 packet->payload = &meta;
1400 meta.samplerate = ctx->cur_samplerate;
1401 meta.num_probes = ctx->num_probes;
1402 sr_session_send(ctx->session_dev_id, packet);
1403
1404 /* Add capture source. */
1405 sr_source_add(0, G_IO_IN, 10, receive_data, sdi);
1406
3c36c403
HE
1407 g_free(header);
1408 g_free(packet);
1409
ea9cfed7 1410 ctx->state.state = SIGMA_CAPTURE;
6aac7737 1411
e46b8fb1 1412 return SR_OK;
28a35d8a
HE
1413}
1414
3cd3a20b 1415static int hw_dev_acquisition_stop(int dev_index, void *cb_data)
28a35d8a 1416{
d68e2d1a 1417 struct sr_dev_inst *sdi;
ea9cfed7 1418 struct context *ctx;
6aac7737
HE
1419 uint8_t modestatus;
1420
cb93f8a9 1421 /* Avoid compiler warnings. */
3cd3a20b 1422 (void)cb_data;
28a35d8a 1423
ed300b9f 1424 if (!(sdi = sr_dev_inst_get(adi->instances, dev_index))) {
7b48d6e1 1425 sr_err("sigma: %s: sdi was NULL", __func__);
3010f21c
UH
1426 return SR_ERR_BUG;
1427 }
1428
ea9cfed7 1429 if (!(ctx = sdi->priv)) {
7b48d6e1 1430 sr_err("sigma: %s: sdi->priv was NULL", __func__);
3010f21c
UH
1431 return SR_ERR_BUG;
1432 }
1433
fefa1800 1434 /* Stop acquisition. */
ea9cfed7 1435 sigma_set_register(WRITE_MODE, 0x11, ctx);
28a35d8a 1436
6aac7737 1437 /* Set SDRAM Read Enable. */
ea9cfed7 1438 sigma_set_register(WRITE_MODE, 0x02, ctx);
6aac7737
HE
1439
1440 /* Get the current position. */
ea9cfed7 1441 sigma_read_pos(&ctx->state.stoppos, &ctx->state.triggerpos, ctx);
6aac7737
HE
1442
1443 /* Check if trigger has fired. */
ea9cfed7 1444 modestatus = sigma_get_register(READ_MODE, ctx);
3010f21c 1445 if (modestatus & 0x20)
ea9cfed7 1446 ctx->state.triggerchunk = ctx->state.triggerpos / 512;
3010f21c 1447 else
ea9cfed7 1448 ctx->state.triggerchunk = -1;
6aac7737 1449
ea9cfed7 1450 ctx->state.chunks_downloaded = 0;
6aac7737 1451
ea9cfed7 1452 ctx->state.state = SIGMA_DOWNLOAD;
3010f21c
UH
1453
1454 return SR_OK;
28a35d8a
HE
1455}
1456
c09f0b57 1457SR_PRIV struct sr_dev_driver asix_sigma_driver_info = {
e519ba86 1458 .name = "asix-sigma",
6352d030 1459 .longname = "ASIX SIGMA/SIGMA2",
e519ba86
UH
1460 .api_version = 1,
1461 .init = hw_init,
1462 .cleanup = hw_cleanup,
61136ea6 1463 .scan = hw_scan,
e7eb703f
UH
1464 .dev_open = hw_dev_open,
1465 .dev_close = hw_dev_close,
41479605 1466 .info_get = hw_info_get,
e7eb703f 1467 .dev_status_get = hw_dev_status_get,
a9a245b4 1468 .dev_config_set = hw_dev_config_set,
6b3dfec8
UH
1469 .dev_acquisition_start = hw_dev_acquisition_start,
1470 .dev_acquisition_stop = hw_dev_acquisition_stop,
ed300b9f 1471 .instances = NULL,
28a35d8a 1472};