]>
Commit | Line | Data |
---|---|---|
28a35d8a | 1 | /* |
50985c20 | 2 | * This file is part of the libsigrok project. |
28a35d8a | 3 | * |
868501fa | 4 | * Copyright (C) 2010-2012 Håvard Espeland <gus@ping.uio.no>, |
911f1834 UH |
5 | * Copyright (C) 2010 Martin Stensgård <mastensg@ping.uio.no> |
6 | * Copyright (C) 2010 Carl Henrik Lunde <chlunde@ping.uio.no> | |
28a35d8a HE |
7 | * |
8 | * This program is free software: you can redistribute it and/or modify | |
9 | * it under the terms of the GNU General Public License as published by | |
10 | * the Free Software Foundation, either version 3 of the License, or | |
11 | * (at your option) any later version. | |
12 | * | |
13 | * This program is distributed in the hope that it will be useful, | |
14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
16 | * GNU General Public License for more details. | |
17 | * | |
18 | * You should have received a copy of the GNU General Public License | |
19 | * along with this program. If not, see <http://www.gnu.org/licenses/>. | |
20 | */ | |
21 | ||
911f1834 | 22 | /* |
6352d030 | 23 | * ASIX SIGMA/SIGMA2 logic analyzer driver |
911f1834 UH |
24 | */ |
25 | ||
3bbd9849 UH |
26 | #include <glib.h> |
27 | #include <glib/gstdio.h> | |
28a35d8a HE |
28 | #include <ftdi.h> |
29 | #include <string.h> | |
e15e5873 | 30 | #include <unistd.h> |
45c59c8b BV |
31 | #include "libsigrok.h" |
32 | #include "libsigrok-internal.h" | |
28a35d8a HE |
33 | #include "asix-sigma.h" |
34 | ||
35 | #define USB_VENDOR 0xa600 | |
36 | #define USB_PRODUCT 0xa000 | |
37 | #define USB_DESCRIPTION "ASIX SIGMA" | |
38 | #define USB_VENDOR_NAME "ASIX" | |
39 | #define USB_MODEL_NAME "SIGMA" | |
28a35d8a | 40 | |
ed300b9f | 41 | SR_PRIV struct sr_dev_driver asix_sigma_driver_info; |
a873c594 | 42 | static struct sr_dev_driver *di = &asix_sigma_driver_info; |
6078d2c9 | 43 | static int dev_acquisition_stop(struct sr_dev_inst *sdi, void *cb_data); |
28a35d8a | 44 | |
b1648dea MV |
45 | /* |
46 | * The ASIX Sigma supports arbitrary integer frequency divider in | |
47 | * the 50MHz mode. The divider is in range 1...256 , allowing for | |
48 | * very precise sampling rate selection. This driver supports only | |
49 | * a subset of the sampling rates. | |
50 | */ | |
2c9c0df8 | 51 | static const uint64_t samplerates[] = { |
b1648dea MV |
52 | SR_KHZ(200), /* div=250 */ |
53 | SR_KHZ(250), /* div=200 */ | |
54 | SR_KHZ(500), /* div=100 */ | |
55 | SR_MHZ(1), /* div=50 */ | |
56 | SR_MHZ(5), /* div=10 */ | |
57 | SR_MHZ(10), /* div=5 */ | |
58 | SR_MHZ(25), /* div=2 */ | |
59 | SR_MHZ(50), /* div=1 */ | |
60 | SR_MHZ(100), /* Special FW needed */ | |
61 | SR_MHZ(200), /* Special FW needed */ | |
28a35d8a HE |
62 | }; |
63 | ||
d261dbbf | 64 | /* |
ba7dd8bb | 65 | * Channel numbers seem to go from 1-16, according to this image: |
d261dbbf UH |
66 | * http://tools.asix.net/img/sigma_sigmacab_pins_720.jpg |
67 | * (the cable has two additional GND pins, and a TI and TO pin) | |
68 | */ | |
790c7ccc | 69 | static const char *channel_names[] = { |
78693401 UH |
70 | "1", "2", "3", "4", "5", "6", "7", "8", |
71 | "9", "10", "11", "12", "13", "14", "15", "16", | |
464d12c7 KS |
72 | }; |
73 | ||
f254bc4b | 74 | static const uint32_t devopts[] = { |
1953564a | 75 | SR_CONF_LOGIC_ANALYZER, |
5827f61b BV |
76 | SR_CONF_LIMIT_MSEC | SR_CONF_GET | SR_CONF_SET, |
77 | SR_CONF_LIMIT_SAMPLES | SR_CONF_SET, | |
e7ba5a99 BV |
78 | }; |
79 | ||
80 | static const uint32_t devopts_global[] = { | |
5827f61b BV |
81 | SR_CONF_SAMPLERATE | SR_CONF_GET | SR_CONF_SET | SR_CONF_LIST, |
82 | SR_CONF_TRIGGER_MATCH | SR_CONF_LIST, | |
83 | SR_CONF_CAPTURE_RATIO | SR_CONF_GET | SR_CONF_SET, | |
28a35d8a HE |
84 | }; |
85 | ||
39c64c6a BV |
86 | static const int32_t trigger_matches[] = { |
87 | SR_TRIGGER_ZERO, | |
88 | SR_TRIGGER_ONE, | |
89 | SR_TRIGGER_RISING, | |
90 | SR_TRIGGER_FALLING, | |
91 | }; | |
92 | ||
499b17e9 MV |
93 | static const char *sigma_firmware_files[] = { |
94 | /* 50 MHz, supports 8 bit fractions */ | |
95 | FIRMWARE_DIR "/asix-sigma-50.fw", | |
96 | /* 100 MHz */ | |
97 | FIRMWARE_DIR "/asix-sigma-100.fw", | |
98 | /* 200 MHz */ | |
99 | FIRMWARE_DIR "/asix-sigma-200.fw", | |
100 | /* Synchronous clock from pin */ | |
101 | FIRMWARE_DIR "/asix-sigma-50sync.fw", | |
102 | /* Frequency counter */ | |
103 | FIRMWARE_DIR "/asix-sigma-phasor.fw", | |
f6564c8d HE |
104 | }; |
105 | ||
0e1357e8 | 106 | static int sigma_read(void *buf, size_t size, struct dev_context *devc) |
28a35d8a HE |
107 | { |
108 | int ret; | |
fefa1800 | 109 | |
0e1357e8 | 110 | ret = ftdi_read_data(&devc->ftdic, (unsigned char *)buf, size); |
28a35d8a | 111 | if (ret < 0) { |
47f4f073 | 112 | sr_err("ftdi_read_data failed: %s", |
0e1357e8 | 113 | ftdi_get_error_string(&devc->ftdic)); |
28a35d8a HE |
114 | } |
115 | ||
116 | return ret; | |
117 | } | |
118 | ||
0e1357e8 | 119 | static int sigma_write(void *buf, size_t size, struct dev_context *devc) |
28a35d8a HE |
120 | { |
121 | int ret; | |
fefa1800 | 122 | |
0e1357e8 | 123 | ret = ftdi_write_data(&devc->ftdic, (unsigned char *)buf, size); |
28a35d8a | 124 | if (ret < 0) { |
47f4f073 | 125 | sr_err("ftdi_write_data failed: %s", |
0e1357e8 | 126 | ftdi_get_error_string(&devc->ftdic)); |
fefa1800 | 127 | } else if ((size_t) ret != size) { |
47f4f073 | 128 | sr_err("ftdi_write_data did not complete write."); |
28a35d8a HE |
129 | } |
130 | ||
131 | return ret; | |
132 | } | |
133 | ||
99965709 | 134 | static int sigma_write_register(uint8_t reg, uint8_t *data, size_t len, |
0e1357e8 | 135 | struct dev_context *devc) |
28a35d8a HE |
136 | { |
137 | size_t i; | |
138 | uint8_t buf[len + 2]; | |
139 | int idx = 0; | |
140 | ||
141 | buf[idx++] = REG_ADDR_LOW | (reg & 0xf); | |
142 | buf[idx++] = REG_ADDR_HIGH | (reg >> 4); | |
143 | ||
fefa1800 | 144 | for (i = 0; i < len; ++i) { |
28a35d8a HE |
145 | buf[idx++] = REG_DATA_LOW | (data[i] & 0xf); |
146 | buf[idx++] = REG_DATA_HIGH_WRITE | (data[i] >> 4); | |
147 | } | |
148 | ||
0e1357e8 | 149 | return sigma_write(buf, idx, devc); |
28a35d8a HE |
150 | } |
151 | ||
0e1357e8 | 152 | static int sigma_set_register(uint8_t reg, uint8_t value, struct dev_context *devc) |
28a35d8a | 153 | { |
0e1357e8 | 154 | return sigma_write_register(reg, &value, 1, devc); |
28a35d8a HE |
155 | } |
156 | ||
99965709 | 157 | static int sigma_read_register(uint8_t reg, uint8_t *data, size_t len, |
0e1357e8 | 158 | struct dev_context *devc) |
28a35d8a HE |
159 | { |
160 | uint8_t buf[3]; | |
fefa1800 | 161 | |
28a35d8a HE |
162 | buf[0] = REG_ADDR_LOW | (reg & 0xf); |
163 | buf[1] = REG_ADDR_HIGH | (reg >> 4); | |
28a35d8a HE |
164 | buf[2] = REG_READ_ADDR; |
165 | ||
0e1357e8 | 166 | sigma_write(buf, sizeof(buf), devc); |
28a35d8a | 167 | |
0e1357e8 | 168 | return sigma_read(data, len, devc); |
28a35d8a HE |
169 | } |
170 | ||
0e1357e8 | 171 | static uint8_t sigma_get_register(uint8_t reg, struct dev_context *devc) |
28a35d8a HE |
172 | { |
173 | uint8_t value; | |
fefa1800 | 174 | |
0e1357e8 | 175 | if (1 != sigma_read_register(reg, &value, 1, devc)) { |
47f4f073 | 176 | sr_err("sigma_get_register: 1 byte expected"); |
28a35d8a HE |
177 | return 0; |
178 | } | |
179 | ||
180 | return value; | |
181 | } | |
182 | ||
99965709 | 183 | static int sigma_read_pos(uint32_t *stoppos, uint32_t *triggerpos, |
0e1357e8 | 184 | struct dev_context *devc) |
28a35d8a HE |
185 | { |
186 | uint8_t buf[] = { | |
187 | REG_ADDR_LOW | READ_TRIGGER_POS_LOW, | |
188 | ||
189 | REG_READ_ADDR | NEXT_REG, | |
190 | REG_READ_ADDR | NEXT_REG, | |
191 | REG_READ_ADDR | NEXT_REG, | |
192 | REG_READ_ADDR | NEXT_REG, | |
193 | REG_READ_ADDR | NEXT_REG, | |
194 | REG_READ_ADDR | NEXT_REG, | |
195 | }; | |
28a35d8a HE |
196 | uint8_t result[6]; |
197 | ||
0e1357e8 | 198 | sigma_write(buf, sizeof(buf), devc); |
28a35d8a | 199 | |
0e1357e8 | 200 | sigma_read(result, sizeof(result), devc); |
28a35d8a HE |
201 | |
202 | *triggerpos = result[0] | (result[1] << 8) | (result[2] << 16); | |
203 | *stoppos = result[3] | (result[4] << 8) | (result[5] << 16); | |
204 | ||
57bbf56b HE |
205 | /* Not really sure why this must be done, but according to spec. */ |
206 | if ((--*stoppos & 0x1ff) == 0x1ff) | |
382cb19f | 207 | *stoppos -= 64; |
57bbf56b HE |
208 | |
209 | if ((*--triggerpos & 0x1ff) == 0x1ff) | |
382cb19f | 210 | *triggerpos -= 64; |
57bbf56b | 211 | |
28a35d8a HE |
212 | return 1; |
213 | } | |
214 | ||
99965709 | 215 | static int sigma_read_dram(uint16_t startchunk, size_t numchunks, |
0e1357e8 | 216 | uint8_t *data, struct dev_context *devc) |
28a35d8a HE |
217 | { |
218 | size_t i; | |
219 | uint8_t buf[4096]; | |
220 | int idx = 0; | |
221 | ||
fefa1800 | 222 | /* Send the startchunk. Index start with 1. */ |
28a35d8a HE |
223 | buf[0] = startchunk >> 8; |
224 | buf[1] = startchunk & 0xff; | |
0e1357e8 | 225 | sigma_write_register(WRITE_MEMROW, buf, 2, devc); |
28a35d8a | 226 | |
fefa1800 | 227 | /* Read the DRAM. */ |
28a35d8a HE |
228 | buf[idx++] = REG_DRAM_BLOCK; |
229 | buf[idx++] = REG_DRAM_WAIT_ACK; | |
230 | ||
231 | for (i = 0; i < numchunks; ++i) { | |
fefa1800 UH |
232 | /* Alternate bit to copy from DRAM to cache. */ |
233 | if (i != (numchunks - 1)) | |
234 | buf[idx++] = REG_DRAM_BLOCK | (((i + 1) % 2) << 4); | |
28a35d8a HE |
235 | |
236 | buf[idx++] = REG_DRAM_BLOCK_DATA | ((i % 2) << 4); | |
237 | ||
fefa1800 | 238 | if (i != (numchunks - 1)) |
28a35d8a HE |
239 | buf[idx++] = REG_DRAM_WAIT_ACK; |
240 | } | |
241 | ||
0e1357e8 | 242 | sigma_write(buf, idx, devc); |
28a35d8a | 243 | |
0e1357e8 | 244 | return sigma_read(data, numchunks * CHUNK_SIZE, devc); |
28a35d8a HE |
245 | } |
246 | ||
4ae1f451 | 247 | /* Upload trigger look-up tables to Sigma. */ |
0e1357e8 | 248 | static int sigma_write_trigger_lut(struct triggerlut *lut, struct dev_context *devc) |
ee492173 HE |
249 | { |
250 | int i; | |
251 | uint8_t tmp[2]; | |
252 | uint16_t bit; | |
253 | ||
254 | /* Transpose the table and send to Sigma. */ | |
255 | for (i = 0; i < 16; ++i) { | |
256 | bit = 1 << i; | |
257 | ||
258 | tmp[0] = tmp[1] = 0; | |
259 | ||
260 | if (lut->m2d[0] & bit) | |
261 | tmp[0] |= 0x01; | |
262 | if (lut->m2d[1] & bit) | |
263 | tmp[0] |= 0x02; | |
264 | if (lut->m2d[2] & bit) | |
265 | tmp[0] |= 0x04; | |
266 | if (lut->m2d[3] & bit) | |
267 | tmp[0] |= 0x08; | |
268 | ||
269 | if (lut->m3 & bit) | |
270 | tmp[0] |= 0x10; | |
271 | if (lut->m3s & bit) | |
272 | tmp[0] |= 0x20; | |
273 | if (lut->m4 & bit) | |
274 | tmp[0] |= 0x40; | |
275 | ||
276 | if (lut->m0d[0] & bit) | |
277 | tmp[1] |= 0x01; | |
278 | if (lut->m0d[1] & bit) | |
279 | tmp[1] |= 0x02; | |
280 | if (lut->m0d[2] & bit) | |
281 | tmp[1] |= 0x04; | |
282 | if (lut->m0d[3] & bit) | |
283 | tmp[1] |= 0x08; | |
284 | ||
285 | if (lut->m1d[0] & bit) | |
286 | tmp[1] |= 0x10; | |
287 | if (lut->m1d[1] & bit) | |
288 | tmp[1] |= 0x20; | |
289 | if (lut->m1d[2] & bit) | |
290 | tmp[1] |= 0x40; | |
291 | if (lut->m1d[3] & bit) | |
292 | tmp[1] |= 0x80; | |
293 | ||
99965709 | 294 | sigma_write_register(WRITE_TRIGGER_SELECT0, tmp, sizeof(tmp), |
0e1357e8 BV |
295 | devc); |
296 | sigma_set_register(WRITE_TRIGGER_SELECT1, 0x30 | i, devc); | |
ee492173 HE |
297 | } |
298 | ||
299 | /* Send the parameters */ | |
300 | sigma_write_register(WRITE_TRIGGER_SELECT0, (uint8_t *) &lut->params, | |
0e1357e8 | 301 | sizeof(lut->params), devc); |
ee492173 | 302 | |
e46b8fb1 | 303 | return SR_OK; |
ee492173 HE |
304 | } |
305 | ||
3678cf73 | 306 | static void clear_helper(void *priv) |
0448d110 | 307 | { |
0e1357e8 | 308 | struct dev_context *devc; |
ce4d26dd | 309 | |
3678cf73 | 310 | devc = priv; |
0e1357e8 | 311 | |
3678cf73 UH |
312 | ftdi_deinit(&devc->ftdic); |
313 | } | |
0448d110 | 314 | |
3b412e3a | 315 | static int dev_clear(void) |
3678cf73 UH |
316 | { |
317 | return std_dev_clear(di, clear_helper); | |
0448d110 BV |
318 | } |
319 | ||
6078d2c9 | 320 | static int init(struct sr_context *sr_ctx) |
61136ea6 | 321 | { |
f6beaac5 | 322 | return std_init(sr_ctx, di, LOG_PREFIX); |
61136ea6 BV |
323 | } |
324 | ||
6078d2c9 | 325 | static GSList *scan(GSList *options) |
28a35d8a | 326 | { |
d68e2d1a | 327 | struct sr_dev_inst *sdi; |
ba7dd8bb | 328 | struct sr_channel *ch; |
0e1357e8 BV |
329 | struct drv_context *drvc; |
330 | struct dev_context *devc; | |
0448d110 | 331 | GSList *devices; |
e3fff420 HE |
332 | struct ftdi_device_list *devlist; |
333 | char serial_txt[10]; | |
334 | uint32_t serial; | |
790c7ccc MV |
335 | int ret; |
336 | unsigned int i; | |
28a35d8a | 337 | |
0448d110 | 338 | (void)options; |
64d33dc2 | 339 | |
a873c594 | 340 | drvc = di->priv; |
4b97c74e | 341 | |
0448d110 | 342 | devices = NULL; |
4b97c74e | 343 | |
0e1357e8 | 344 | if (!(devc = g_try_malloc(sizeof(struct dev_context)))) { |
47f4f073 | 345 | sr_err("%s: devc malloc failed", __func__); |
0448d110 | 346 | return NULL; |
b53738ba | 347 | } |
99965709 | 348 | |
0e1357e8 | 349 | ftdi_init(&devc->ftdic); |
28a35d8a | 350 | |
fefa1800 | 351 | /* Look for SIGMAs. */ |
e3fff420 | 352 | |
0e1357e8 | 353 | if ((ret = ftdi_usb_find_all(&devc->ftdic, &devlist, |
eec944c5 BV |
354 | USB_VENDOR, USB_PRODUCT)) <= 0) { |
355 | if (ret < 0) | |
356 | sr_err("ftdi_usb_find_all(): %d", ret); | |
99965709 | 357 | goto free; |
eec944c5 | 358 | } |
99965709 | 359 | |
e3fff420 | 360 | /* Make sure it's a version 1 or 2 SIGMA. */ |
0e1357e8 | 361 | ftdi_usb_get_strings(&devc->ftdic, devlist->dev, NULL, 0, NULL, 0, |
6352d030 | 362 | serial_txt, sizeof(serial_txt)); |
e3fff420 HE |
363 | sscanf(serial_txt, "%x", &serial); |
364 | ||
6352d030 | 365 | if (serial < 0xa6010000 || serial > 0xa602ffff) { |
47f4f073 UH |
366 | sr_err("Only SIGMA and SIGMA2 are supported " |
367 | "in this version of libsigrok."); | |
e3fff420 HE |
368 | goto free; |
369 | } | |
370 | ||
371 | sr_info("Found ASIX SIGMA - Serial: %s", serial_txt); | |
372 | ||
23b886bc | 373 | devc->cur_samplerate = samplerates[0]; |
0e1357e8 BV |
374 | devc->period_ps = 0; |
375 | devc->limit_msec = 0; | |
376 | devc->cur_firmware = -1; | |
ba7dd8bb | 377 | devc->num_channels = 0; |
0e1357e8 BV |
378 | devc->samples_per_event = 0; |
379 | devc->capture_ratio = 50; | |
380 | devc->use_triggers = 0; | |
28a35d8a | 381 | |
fefa1800 | 382 | /* Register SIGMA device. */ |
aed4ad0b | 383 | if (!(sdi = sr_dev_inst_new(SR_ST_INITIALIZING, USB_VENDOR_NAME, |
55f98c65 | 384 | USB_MODEL_NAME, NULL))) { |
47f4f073 | 385 | sr_err("%s: sdi was NULL", __func__); |
99965709 | 386 | goto free; |
d68e2d1a | 387 | } |
a873c594 | 388 | sdi->driver = di; |
87ca93c5 | 389 | |
790c7ccc MV |
390 | for (i = 0; i < ARRAY_SIZE(channel_names); i++) { |
391 | ch = sr_channel_new(i, SR_CHANNEL_LOGIC, TRUE, | |
392 | channel_names[i]); | |
393 | if (!ch) | |
87ca93c5 | 394 | return NULL; |
ba7dd8bb | 395 | sdi->channels = g_slist_append(sdi->channels, ch); |
87ca93c5 BV |
396 | } |
397 | ||
0448d110 | 398 | devices = g_slist_append(devices, sdi); |
0e1357e8 BV |
399 | drvc->instances = g_slist_append(drvc->instances, sdi); |
400 | sdi->priv = devc; | |
28a35d8a | 401 | |
fefa1800 | 402 | /* We will open the device again when we need it. */ |
e3fff420 | 403 | ftdi_list_free(&devlist); |
28a35d8a | 404 | |
0448d110 | 405 | return devices; |
ea9cfed7 | 406 | |
99965709 | 407 | free: |
0e1357e8 BV |
408 | ftdi_deinit(&devc->ftdic); |
409 | g_free(devc); | |
0448d110 | 410 | return NULL; |
28a35d8a HE |
411 | } |
412 | ||
6078d2c9 | 413 | static GSList *dev_list(void) |
811deee4 | 414 | { |
0e94d524 | 415 | return ((struct drv_context *)(di->priv))->instances; |
811deee4 BV |
416 | } |
417 | ||
d5fa188a MV |
418 | /* |
419 | * Configure the FPGA for bitbang mode. | |
420 | * This sequence is documented in section 2. of the ASIX Sigma programming | |
421 | * manual. This sequence is necessary to configure the FPGA in the Sigma | |
422 | * into Bitbang mode, in which it can be programmed with the firmware. | |
423 | */ | |
424 | static int sigma_fpga_init_bitbang(struct dev_context *devc) | |
425 | { | |
426 | uint8_t suicide[] = { | |
427 | 0x84, 0x84, 0x88, 0x84, 0x88, 0x84, 0x88, 0x84, | |
428 | }; | |
429 | uint8_t init_array[] = { | |
430 | 0x01, 0x03, 0x03, 0x01, 0x01, 0x01, 0x01, 0x01, | |
431 | 0x01, 0x01, | |
432 | }; | |
433 | int i, ret, timeout = 10000; | |
434 | uint8_t data; | |
435 | ||
436 | /* Section 2. part 1), do the FPGA suicide. */ | |
437 | sigma_write(suicide, sizeof(suicide), devc); | |
438 | sigma_write(suicide, sizeof(suicide), devc); | |
439 | sigma_write(suicide, sizeof(suicide), devc); | |
440 | sigma_write(suicide, sizeof(suicide), devc); | |
441 | ||
442 | /* Section 2. part 2), do pulse on D1. */ | |
443 | sigma_write(init_array, sizeof(init_array), devc); | |
444 | ftdi_usb_purge_buffers(&devc->ftdic); | |
445 | ||
446 | /* Wait until the FPGA asserts D6/INIT_B. */ | |
447 | for (i = 0; i < timeout; i++) { | |
448 | ret = sigma_read(&data, 1, devc); | |
449 | if (ret < 0) | |
450 | return ret; | |
451 | /* Test if pin D6 got asserted. */ | |
452 | if (data & (1 << 5)) | |
453 | return 0; | |
454 | /* The D6 was not asserted yet, wait a bit. */ | |
455 | usleep(10000); | |
456 | } | |
457 | ||
458 | return SR_ERR_TIMEOUT; | |
459 | } | |
460 | ||
64fe661b MV |
461 | /* |
462 | * Configure the FPGA for logic-analyzer mode. | |
463 | */ | |
464 | static int sigma_fpga_init_la(struct dev_context *devc) | |
465 | { | |
466 | /* Initialize the logic analyzer mode. */ | |
467 | uint8_t logic_mode_start[] = { | |
011f1091 MV |
468 | REG_ADDR_LOW | (READ_ID & 0xf), |
469 | REG_ADDR_HIGH | (READ_ID >> 8), | |
470 | REG_READ_ADDR, /* Read ID register. */ | |
471 | ||
472 | REG_ADDR_LOW | (WRITE_TEST & 0xf), | |
473 | REG_DATA_LOW | 0x5, | |
474 | REG_DATA_HIGH_WRITE | 0x5, | |
475 | REG_READ_ADDR, /* Read scratch register. */ | |
476 | ||
477 | REG_DATA_LOW | 0xa, | |
478 | REG_DATA_HIGH_WRITE | 0xa, | |
479 | REG_READ_ADDR, /* Read scratch register. */ | |
480 | ||
481 | REG_ADDR_LOW | (WRITE_MODE & 0xf), | |
482 | REG_DATA_LOW | 0x0, | |
483 | REG_DATA_HIGH_WRITE | 0x8, | |
64fe661b MV |
484 | }; |
485 | ||
486 | uint8_t result[3]; | |
487 | int ret; | |
488 | ||
489 | /* Initialize the logic analyzer mode. */ | |
490 | sigma_write(logic_mode_start, sizeof(logic_mode_start), devc); | |
491 | ||
011f1091 | 492 | /* Expect a 3 byte reply since we issued three READ requests. */ |
64fe661b MV |
493 | ret = sigma_read(result, 3, devc); |
494 | if (ret != 3) | |
495 | goto err; | |
496 | ||
497 | if (result[0] != 0xa6 || result[1] != 0x55 || result[2] != 0xaa) | |
498 | goto err; | |
499 | ||
500 | return SR_OK; | |
501 | err: | |
502 | sr_err("Configuration failed. Invalid reply received."); | |
503 | return SR_ERR; | |
504 | } | |
505 | ||
a80226bb MV |
506 | /* |
507 | * Read the firmware from a file and transform it into a series of bitbang | |
508 | * pulses used to program the FPGA. Note that the *bb_cmd must be free()'d | |
509 | * by the caller of this function. | |
510 | */ | |
511 | static int sigma_fw_2_bitbang(const char *filename, | |
512 | uint8_t **bb_cmd, gsize *bb_cmd_size) | |
513 | { | |
514 | GMappedFile *file; | |
515 | GError *error; | |
516 | gsize i, file_size, bb_size; | |
517 | gchar *firmware; | |
518 | uint8_t *bb_stream, *bbs; | |
519 | uint32_t imm; | |
520 | int bit, v; | |
521 | int ret = SR_OK; | |
522 | ||
523 | /* | |
524 | * Map the file and make the mapped buffer writable. | |
525 | * NOTE: Using writable=TRUE does _NOT_ mean that file that is mapped | |
526 | * will be modified. It will not be modified until someone uses | |
527 | * g_file_set_contents() on it. | |
528 | */ | |
529 | error = NULL; | |
530 | file = g_mapped_file_new(filename, TRUE, &error); | |
531 | g_assert_no_error(error); | |
532 | ||
533 | file_size = g_mapped_file_get_length(file); | |
534 | firmware = g_mapped_file_get_contents(file); | |
535 | g_assert(firmware); | |
536 | ||
537 | /* Weird magic transformation below, I have no idea what it does. */ | |
538 | imm = 0x3f6df2ab; | |
539 | for (i = 0; i < file_size; i++) { | |
540 | imm = (imm + 0xa853753) % 177 + (imm * 0x8034052); | |
541 | firmware[i] ^= imm & 0xff; | |
542 | } | |
543 | ||
544 | /* | |
545 | * Now that the firmware is "transformed", we will transcribe the | |
546 | * firmware blob into a sequence of toggles of the Dx wires. This | |
547 | * sequence will be fed directly into the Sigma, which must be in | |
548 | * the FPGA bitbang programming mode. | |
549 | */ | |
550 | ||
551 | /* Each bit of firmware is transcribed as two toggles of Dx wires. */ | |
552 | bb_size = file_size * 8 * 2; | |
553 | bb_stream = (uint8_t *)g_try_malloc(bb_size); | |
554 | if (!bb_stream) { | |
555 | sr_err("%s: Failed to allocate bitbang stream", __func__); | |
556 | ret = SR_ERR_MALLOC; | |
557 | goto exit; | |
558 | } | |
559 | ||
560 | bbs = bb_stream; | |
561 | for (i = 0; i < file_size; i++) { | |
562 | for (bit = 7; bit >= 0; bit--) { | |
563 | v = (firmware[i] & (1 << bit)) ? 0x40 : 0x00; | |
564 | *bbs++ = v | 0x01; | |
565 | *bbs++ = v; | |
566 | } | |
567 | } | |
568 | ||
569 | /* The transformation completed successfully, return the result. */ | |
570 | *bb_cmd = bb_stream; | |
571 | *bb_cmd_size = bb_size; | |
572 | ||
573 | exit: | |
574 | g_mapped_file_unref(file); | |
575 | return ret; | |
576 | } | |
577 | ||
0e1357e8 | 578 | static int upload_firmware(int firmware_idx, struct dev_context *devc) |
28a35d8a HE |
579 | { |
580 | int ret; | |
581 | unsigned char *buf; | |
582 | unsigned char pins; | |
583 | size_t buf_size; | |
499b17e9 | 584 | const char *firmware = sigma_firmware_files[firmware_idx]; |
8bbf7627 | 585 | struct ftdi_context *ftdic = &devc->ftdic; |
28a35d8a | 586 | |
fefa1800 | 587 | /* Make sure it's an ASIX SIGMA. */ |
8bbf7627 MV |
588 | ret = ftdi_usb_open_desc(ftdic, USB_VENDOR, USB_PRODUCT, |
589 | USB_DESCRIPTION, NULL); | |
590 | if (ret < 0) { | |
47f4f073 | 591 | sr_err("ftdi_usb_open failed: %s", |
8bbf7627 | 592 | ftdi_get_error_string(ftdic)); |
28a35d8a HE |
593 | return 0; |
594 | } | |
595 | ||
8bbf7627 MV |
596 | ret = ftdi_set_bitmode(ftdic, 0xdf, BITMODE_BITBANG); |
597 | if (ret < 0) { | |
47f4f073 | 598 | sr_err("ftdi_set_bitmode failed: %s", |
8bbf7627 | 599 | ftdi_get_error_string(ftdic)); |
28a35d8a HE |
600 | return 0; |
601 | } | |
602 | ||
fefa1800 | 603 | /* Four times the speed of sigmalogan - Works well. */ |
8bbf7627 MV |
604 | ret = ftdi_set_baudrate(ftdic, 750000); |
605 | if (ret < 0) { | |
47f4f073 | 606 | sr_err("ftdi_set_baudrate failed: %s", |
8bbf7627 | 607 | ftdi_get_error_string(ftdic)); |
28a35d8a HE |
608 | return 0; |
609 | } | |
610 | ||
d5fa188a MV |
611 | /* Initialize the FPGA for firmware upload. */ |
612 | ret = sigma_fpga_init_bitbang(devc); | |
613 | if (ret) | |
614 | return ret; | |
28a35d8a | 615 | |
9ddb2a12 | 616 | /* Prepare firmware. */ |
d485d443 | 617 | ret = sigma_fw_2_bitbang(firmware, &buf, &buf_size); |
8bbf7627 | 618 | if (ret != SR_OK) { |
47f4f073 | 619 | sr_err("An error occured while reading the firmware: %s", |
499b17e9 | 620 | firmware); |
b53738ba | 621 | return ret; |
28a35d8a HE |
622 | } |
623 | ||
fefa1800 | 624 | /* Upload firmare. */ |
499b17e9 | 625 | sr_info("Uploading firmware file '%s'.", firmware); |
0e1357e8 | 626 | sigma_write(buf, buf_size, devc); |
28a35d8a HE |
627 | |
628 | g_free(buf); | |
629 | ||
8bbf7627 MV |
630 | ret = ftdi_set_bitmode(ftdic, 0x00, BITMODE_RESET); |
631 | if (ret < 0) { | |
47f4f073 | 632 | sr_err("ftdi_set_bitmode failed: %s", |
8bbf7627 | 633 | ftdi_get_error_string(ftdic)); |
e46b8fb1 | 634 | return SR_ERR; |
28a35d8a HE |
635 | } |
636 | ||
8bbf7627 | 637 | ftdi_usb_purge_buffers(ftdic); |
28a35d8a | 638 | |
fefa1800 | 639 | /* Discard garbage. */ |
29b66a2e | 640 | while (sigma_read(&pins, 1, devc) == 1) |
28a35d8a HE |
641 | ; |
642 | ||
64fe661b MV |
643 | /* Initialize the FPGA for logic-analyzer mode. */ |
644 | ret = sigma_fpga_init_la(devc); | |
645 | if (ret != SR_OK) | |
646 | return ret; | |
28a35d8a | 647 | |
0e1357e8 | 648 | devc->cur_firmware = firmware_idx; |
f6564c8d | 649 | |
47f4f073 | 650 | sr_info("Firmware uploaded."); |
e3fff420 | 651 | |
e46b8fb1 | 652 | return SR_OK; |
f6564c8d HE |
653 | } |
654 | ||
6078d2c9 | 655 | static int dev_open(struct sr_dev_inst *sdi) |
f6564c8d | 656 | { |
0e1357e8 | 657 | struct dev_context *devc; |
f6564c8d HE |
658 | int ret; |
659 | ||
0e1357e8 | 660 | devc = sdi->priv; |
99965709 | 661 | |
9ddb2a12 | 662 | /* Make sure it's an ASIX SIGMA. */ |
0e1357e8 | 663 | if ((ret = ftdi_usb_open_desc(&devc->ftdic, |
f6564c8d HE |
664 | USB_VENDOR, USB_PRODUCT, USB_DESCRIPTION, NULL)) < 0) { |
665 | ||
47f4f073 | 666 | sr_err("ftdi_usb_open failed: %s", |
0e1357e8 | 667 | ftdi_get_error_string(&devc->ftdic)); |
f6564c8d HE |
668 | |
669 | return 0; | |
670 | } | |
28a35d8a | 671 | |
5a2326a7 | 672 | sdi->status = SR_ST_ACTIVE; |
28a35d8a | 673 | |
e46b8fb1 | 674 | return SR_OK; |
f6564c8d HE |
675 | } |
676 | ||
6f4b1868 | 677 | static int set_samplerate(const struct sr_dev_inst *sdi, uint64_t samplerate) |
f6564c8d | 678 | { |
2c9c0df8 BV |
679 | struct dev_context *devc; |
680 | unsigned int i; | |
681 | int ret; | |
f6564c8d | 682 | |
2c9c0df8 | 683 | devc = sdi->priv; |
f4abaa9f UH |
684 | ret = SR_OK; |
685 | ||
2c9c0df8 BV |
686 | for (i = 0; i < ARRAY_SIZE(samplerates); i++) { |
687 | if (samplerates[i] == samplerate) | |
f6564c8d HE |
688 | break; |
689 | } | |
2c9c0df8 | 690 | if (samplerates[i] == 0) |
e46b8fb1 | 691 | return SR_ERR_SAMPLERATE; |
f6564c8d | 692 | |
59df0c77 | 693 | if (samplerate <= SR_MHZ(50)) { |
0e1357e8 | 694 | ret = upload_firmware(0, devc); |
ba7dd8bb | 695 | devc->num_channels = 16; |
6b2d3385 | 696 | } else if (samplerate == SR_MHZ(100)) { |
0e1357e8 | 697 | ret = upload_firmware(1, devc); |
ba7dd8bb | 698 | devc->num_channels = 8; |
6b2d3385 | 699 | } else if (samplerate == SR_MHZ(200)) { |
0e1357e8 | 700 | ret = upload_firmware(2, devc); |
ba7dd8bb | 701 | devc->num_channels = 4; |
f78898e9 | 702 | } |
f6564c8d | 703 | |
6b2d3385 BV |
704 | if (ret == SR_OK) { |
705 | devc->cur_samplerate = samplerate; | |
706 | devc->period_ps = 1000000000000ULL / samplerate; | |
707 | devc->samples_per_event = 16 / devc->num_channels; | |
708 | devc->state.state = SIGMA_IDLE; | |
709 | } | |
f6564c8d | 710 | |
e8397563 | 711 | return ret; |
28a35d8a HE |
712 | } |
713 | ||
c53d793f HE |
714 | /* |
715 | * In 100 and 200 MHz mode, only a single pin rising/falling can be | |
716 | * set as trigger. In other modes, two rising/falling triggers can be set, | |
ba7dd8bb | 717 | * in addition to value/mask trigger for any number of channels. |
c53d793f HE |
718 | * |
719 | * The Sigma supports complex triggers using boolean expressions, but this | |
720 | * has not been implemented yet. | |
721 | */ | |
39c64c6a | 722 | static int convert_trigger(const struct sr_dev_inst *sdi) |
57bbf56b | 723 | { |
39c64c6a BV |
724 | struct dev_context *devc; |
725 | struct sr_trigger *trigger; | |
726 | struct sr_trigger_stage *stage; | |
727 | struct sr_trigger_match *match; | |
728 | const GSList *l, *m; | |
729 | int channelbit, trigger_set; | |
57bbf56b | 730 | |
39c64c6a | 731 | devc = sdi->priv; |
0e1357e8 | 732 | memset(&devc->trigger, 0, sizeof(struct sigma_trigger)); |
0812c40e | 733 | if (!(trigger = sr_session_trigger_get(sdi->session))) |
39c64c6a BV |
734 | return SR_OK; |
735 | ||
736 | trigger_set = 0; | |
737 | for (l = trigger->stages; l; l = l->next) { | |
738 | stage = l->data; | |
739 | for (m = stage->matches; m; m = m->next) { | |
740 | match = m->data; | |
741 | if (!match->channel->enabled) | |
742 | /* Ignore disabled channels with a trigger. */ | |
743 | continue; | |
744 | channelbit = 1 << (match->channel->index); | |
745 | if (devc->cur_samplerate >= SR_MHZ(100)) { | |
746 | /* Fast trigger support. */ | |
747 | if (trigger_set) { | |
748 | sr_err("Only a single pin trigger is " | |
749 | "supported in 100 and 200MHz mode."); | |
750 | return SR_ERR; | |
751 | } | |
752 | if (match->match == SR_TRIGGER_FALLING) | |
753 | devc->trigger.fallingmask |= channelbit; | |
754 | else if (match->match == SR_TRIGGER_RISING) | |
755 | devc->trigger.risingmask |= channelbit; | |
756 | else { | |
757 | sr_err("Only rising/falling trigger is " | |
758 | "supported in 100 and 200MHz mode."); | |
759 | return SR_ERR; | |
760 | } | |
eec5275e | 761 | |
c53d793f | 762 | ++trigger_set; |
39c64c6a BV |
763 | } else { |
764 | /* Simple trigger support (event). */ | |
765 | if (match->match == SR_TRIGGER_ONE) { | |
766 | devc->trigger.simplevalue |= channelbit; | |
767 | devc->trigger.simplemask |= channelbit; | |
768 | } | |
769 | else if (match->match == SR_TRIGGER_ZERO) { | |
770 | devc->trigger.simplevalue &= ~channelbit; | |
771 | devc->trigger.simplemask |= channelbit; | |
772 | } | |
773 | else if (match->match == SR_TRIGGER_FALLING) { | |
774 | devc->trigger.fallingmask |= channelbit; | |
775 | ++trigger_set; | |
776 | } | |
777 | else if (match->match == SR_TRIGGER_RISING) { | |
778 | devc->trigger.risingmask |= channelbit; | |
779 | ++trigger_set; | |
780 | } | |
781 | ||
782 | /* | |
783 | * Actually, Sigma supports 2 rising/falling triggers, | |
784 | * but they are ORed and the current trigger syntax | |
785 | * does not permit ORed triggers. | |
786 | */ | |
787 | if (trigger_set > 1) { | |
788 | sr_err("Only 1 rising/falling trigger " | |
789 | "is supported."); | |
790 | return SR_ERR; | |
791 | } | |
ee492173 | 792 | } |
ee492173 | 793 | } |
57bbf56b HE |
794 | } |
795 | ||
39c64c6a | 796 | |
e46b8fb1 | 797 | return SR_OK; |
57bbf56b HE |
798 | } |
799 | ||
6078d2c9 | 800 | static int dev_close(struct sr_dev_inst *sdi) |
28a35d8a | 801 | { |
0e1357e8 | 802 | struct dev_context *devc; |
28a35d8a | 803 | |
961009b0 | 804 | devc = sdi->priv; |
697785d1 UH |
805 | |
806 | /* TODO */ | |
807 | if (sdi->status == SR_ST_ACTIVE) | |
0e1357e8 | 808 | ftdi_usb_close(&devc->ftdic); |
697785d1 UH |
809 | |
810 | sdi->status = SR_ST_INACTIVE; | |
811 | ||
812 | return SR_OK; | |
28a35d8a HE |
813 | } |
814 | ||
6078d2c9 | 815 | static int cleanup(void) |
28a35d8a | 816 | { |
3b412e3a | 817 | return dev_clear(); |
28a35d8a HE |
818 | } |
819 | ||
584560f1 | 820 | static int config_get(uint32_t key, GVariant **data, const struct sr_dev_inst *sdi, |
53b4680f | 821 | const struct sr_channel_group *cg) |
28a35d8a | 822 | { |
0e1357e8 | 823 | struct dev_context *devc; |
99965709 | 824 | |
53b4680f | 825 | (void)cg; |
8f996b89 | 826 | |
fb2e6de7 BV |
827 | if (!sdi) |
828 | return SR_ERR; | |
829 | devc = sdi->priv; | |
830 | ||
584560f1 | 831 | switch (key) { |
123e1313 | 832 | case SR_CONF_SAMPLERATE: |
fb2e6de7 BV |
833 | *data = g_variant_new_uint64(devc->cur_samplerate); |
834 | break; | |
835 | case SR_CONF_LIMIT_MSEC: | |
836 | *data = g_variant_new_uint64(devc->limit_msec); | |
837 | break; | |
838 | case SR_CONF_CAPTURE_RATIO: | |
839 | *data = g_variant_new_uint64(devc->capture_ratio); | |
28a35d8a | 840 | break; |
d7bbecfd | 841 | default: |
bd6fbf62 | 842 | return SR_ERR_NA; |
28a35d8a HE |
843 | } |
844 | ||
41479605 | 845 | return SR_OK; |
28a35d8a HE |
846 | } |
847 | ||
584560f1 | 848 | static int config_set(uint32_t key, GVariant *data, const struct sr_dev_inst *sdi, |
53b4680f | 849 | const struct sr_channel_group *cg) |
28a35d8a | 850 | { |
0e1357e8 | 851 | struct dev_context *devc; |
6b2d3385 BV |
852 | uint64_t tmp; |
853 | int ret; | |
f6564c8d | 854 | |
53b4680f | 855 | (void)cg; |
8f996b89 | 856 | |
e73ffd42 BV |
857 | if (sdi->status != SR_ST_ACTIVE) |
858 | return SR_ERR_DEV_CLOSED; | |
859 | ||
0e1357e8 | 860 | devc = sdi->priv; |
99965709 | 861 | |
6b2d3385 | 862 | ret = SR_OK; |
584560f1 | 863 | switch (key) { |
6868626b | 864 | case SR_CONF_SAMPLERATE: |
2c9c0df8 | 865 | ret = set_samplerate(sdi, g_variant_get_uint64(data)); |
6868626b BV |
866 | break; |
867 | case SR_CONF_LIMIT_MSEC: | |
6b2d3385 BV |
868 | tmp = g_variant_get_uint64(data); |
869 | if (tmp > 0) | |
870 | devc->limit_msec = g_variant_get_uint64(data); | |
94ba4bd6 | 871 | else |
e46b8fb1 | 872 | ret = SR_ERR; |
6868626b BV |
873 | break; |
874 | case SR_CONF_LIMIT_SAMPLES: | |
6b2d3385 BV |
875 | tmp = g_variant_get_uint64(data); |
876 | devc->limit_msec = tmp * 1000 / devc->cur_samplerate; | |
6868626b BV |
877 | break; |
878 | case SR_CONF_CAPTURE_RATIO: | |
6b2d3385 BV |
879 | tmp = g_variant_get_uint64(data); |
880 | if (tmp <= 100) | |
881 | devc->capture_ratio = tmp; | |
94ba4bd6 | 882 | else |
6b2d3385 | 883 | ret = SR_ERR; |
6868626b BV |
884 | break; |
885 | default: | |
bd6fbf62 | 886 | ret = SR_ERR_NA; |
28a35d8a HE |
887 | } |
888 | ||
889 | return ret; | |
890 | } | |
891 | ||
584560f1 | 892 | static int config_list(uint32_t key, GVariant **data, const struct sr_dev_inst *sdi, |
53b4680f | 893 | const struct sr_channel_group *cg) |
a1c743fc | 894 | { |
2c9c0df8 BV |
895 | GVariant *gvar; |
896 | GVariantBuilder gvb; | |
a1c743fc BV |
897 | |
898 | (void)sdi; | |
53b4680f | 899 | (void)cg; |
a1c743fc BV |
900 | |
901 | switch (key) { | |
9a6517d1 | 902 | case SR_CONF_DEVICE_OPTIONS: |
e7ba5a99 BV |
903 | if (!sdi) |
904 | *data = g_variant_new_fixed_array(G_VARIANT_TYPE_UINT32, | |
905 | devopts, ARRAY_SIZE(devopts), sizeof(uint32_t)); | |
906 | else | |
907 | *data = g_variant_new_fixed_array(G_VARIANT_TYPE_UINT32, | |
908 | devopts_global, ARRAY_SIZE(devopts_global), sizeof(uint32_t)); | |
9a6517d1 | 909 | break; |
a1c743fc | 910 | case SR_CONF_SAMPLERATE: |
2c9c0df8 BV |
911 | g_variant_builder_init(&gvb, G_VARIANT_TYPE("a{sv}")); |
912 | gvar = g_variant_new_fixed_array(G_VARIANT_TYPE("t"), samplerates, | |
913 | ARRAY_SIZE(samplerates), sizeof(uint64_t)); | |
914 | g_variant_builder_add(&gvb, "{sv}", "samplerates", gvar); | |
915 | *data = g_variant_builder_end(&gvb); | |
a1c743fc | 916 | break; |
39c64c6a | 917 | case SR_CONF_TRIGGER_MATCH: |
af945a66 | 918 | *data = g_variant_new_fixed_array(G_VARIANT_TYPE_INT32, |
39c64c6a BV |
919 | trigger_matches, ARRAY_SIZE(trigger_matches), |
920 | sizeof(int32_t)); | |
c50277a6 | 921 | break; |
a1c743fc | 922 | default: |
bd6fbf62 | 923 | return SR_ERR_NA; |
a1c743fc BV |
924 | } |
925 | ||
926 | return SR_OK; | |
927 | } | |
928 | ||
36b1c8e6 | 929 | /* Software trigger to determine exact trigger position. */ |
5fc01191 | 930 | static int get_trigger_offset(uint8_t *samples, uint16_t last_sample, |
36b1c8e6 HE |
931 | struct sigma_trigger *t) |
932 | { | |
933 | int i; | |
5fc01191 | 934 | uint16_t sample = 0; |
36b1c8e6 HE |
935 | |
936 | for (i = 0; i < 8; ++i) { | |
937 | if (i > 0) | |
5fc01191 MV |
938 | last_sample = sample; |
939 | sample = samples[2 * i] | (samples[2 * i + 1] << 8); | |
36b1c8e6 HE |
940 | |
941 | /* Simple triggers. */ | |
5fc01191 | 942 | if ((sample & t->simplemask) != t->simplevalue) |
36b1c8e6 HE |
943 | continue; |
944 | ||
945 | /* Rising edge. */ | |
5fc01191 MV |
946 | if (((last_sample & t->risingmask) != 0) || |
947 | ((sample & t->risingmask) != t->risingmask)) | |
36b1c8e6 HE |
948 | continue; |
949 | ||
950 | /* Falling edge. */ | |
bdfc7a89 | 951 | if ((last_sample & t->fallingmask) != t->fallingmask || |
5fc01191 | 952 | (sample & t->fallingmask) != 0) |
36b1c8e6 HE |
953 | continue; |
954 | ||
955 | break; | |
956 | } | |
957 | ||
958 | /* If we did not match, return original trigger pos. */ | |
959 | return i & 0x7; | |
960 | } | |
961 | ||
3513d965 MV |
962 | |
963 | /* | |
964 | * Return the timestamp of "DRAM cluster". | |
965 | */ | |
966 | static uint16_t sigma_dram_cluster_ts(struct sigma_dram_cluster *cluster) | |
967 | { | |
968 | return (cluster->timestamp_hi << 8) | cluster->timestamp_lo; | |
969 | } | |
970 | ||
23239b5c MV |
971 | static void sigma_decode_dram_cluster(struct sigma_dram_cluster *dram_cluster, |
972 | unsigned int events_in_cluster, | |
1e23158b | 973 | unsigned int triggered, |
23239b5c MV |
974 | struct sr_dev_inst *sdi) |
975 | { | |
976 | struct dev_context *devc = sdi->priv; | |
977 | struct sigma_state *ss = &devc->state; | |
978 | struct sr_datafeed_packet packet; | |
979 | struct sr_datafeed_logic logic; | |
980 | uint16_t tsdiff, ts; | |
981 | uint8_t samples[2048]; | |
982 | unsigned int i; | |
983 | ||
23239b5c MV |
984 | ts = sigma_dram_cluster_ts(dram_cluster); |
985 | tsdiff = ts - ss->lastts; | |
986 | ss->lastts = ts; | |
987 | ||
988 | packet.type = SR_DF_LOGIC; | |
989 | packet.payload = &logic; | |
990 | logic.unitsize = 2; | |
991 | logic.data = samples; | |
992 | ||
993 | /* | |
994 | * First of all, send Sigrok a copy of the last sample from | |
995 | * previous cluster as many times as needed to make up for | |
996 | * the differential characteristics of data we get from the | |
997 | * Sigma. Sigrok needs one sample of data per period. | |
998 | * | |
999 | * One DRAM cluster contains a timestamp and seven samples, | |
1000 | * the units of timestamp are "devc->period_ps" , the first | |
1001 | * sample in the cluster happens at the time of the timestamp | |
1002 | * and the remaining samples happen at timestamp +1...+6 . | |
1003 | */ | |
1004 | for (ts = 0; ts < tsdiff - (EVENTS_PER_CLUSTER - 1); ts++) { | |
1005 | i = ts % 1024; | |
1006 | samples[2 * i + 0] = ss->lastsample & 0xff; | |
1007 | samples[2 * i + 1] = ss->lastsample >> 8; | |
1008 | ||
1009 | /* | |
1010 | * If we have 1024 samples ready or we're at the | |
1011 | * end of submitting the padding samples, submit | |
1012 | * the packet to Sigrok. | |
1013 | */ | |
1014 | if ((i == 1023) || (ts == (tsdiff - EVENTS_PER_CLUSTER))) { | |
1015 | logic.length = (i + 1) * logic.unitsize; | |
102f1239 | 1016 | sr_session_send(sdi, &packet); |
23239b5c MV |
1017 | } |
1018 | } | |
1019 | ||
1020 | /* | |
1021 | * Parse the samples in current cluster and prepare them | |
1022 | * to be submitted to Sigrok. | |
1023 | */ | |
1024 | for (i = 0; i < events_in_cluster; i++) { | |
1025 | samples[2 * i + 1] = dram_cluster->samples[i].sample_lo; | |
1026 | samples[2 * i + 0] = dram_cluster->samples[i].sample_hi; | |
1027 | } | |
1028 | ||
1029 | /* Send data up to trigger point (if triggered). */ | |
1030 | int trigger_offset = 0; | |
1e23158b | 1031 | if (triggered) { |
23239b5c MV |
1032 | /* |
1033 | * Trigger is not always accurate to sample because of | |
1034 | * pipeline delay. However, it always triggers before | |
1035 | * the actual event. We therefore look at the next | |
1036 | * samples to pinpoint the exact position of the trigger. | |
1037 | */ | |
1038 | trigger_offset = get_trigger_offset(samples, | |
1039 | ss->lastsample, &devc->trigger); | |
1040 | ||
1041 | if (trigger_offset > 0) { | |
1042 | packet.type = SR_DF_LOGIC; | |
1043 | logic.length = trigger_offset * logic.unitsize; | |
102f1239 | 1044 | sr_session_send(sdi, &packet); |
23239b5c MV |
1045 | events_in_cluster -= trigger_offset; |
1046 | } | |
1047 | ||
1048 | /* Only send trigger if explicitly enabled. */ | |
1049 | if (devc->use_triggers) { | |
1050 | packet.type = SR_DF_TRIGGER; | |
102f1239 | 1051 | sr_session_send(sdi, &packet); |
23239b5c MV |
1052 | } |
1053 | } | |
1054 | ||
1055 | if (events_in_cluster > 0) { | |
1056 | packet.type = SR_DF_LOGIC; | |
1057 | logic.length = events_in_cluster * logic.unitsize; | |
1058 | logic.data = samples + (trigger_offset * logic.unitsize); | |
102f1239 | 1059 | sr_session_send(sdi, &packet); |
23239b5c MV |
1060 | } |
1061 | ||
1062 | ss->lastsample = | |
1063 | samples[2 * (events_in_cluster - 1) + 0] | | |
1064 | (samples[2 * (events_in_cluster - 1) + 1] << 8); | |
1065 | ||
1066 | } | |
1067 | ||
28a35d8a | 1068 | /* |
fefa1800 UH |
1069 | * Decode chunk of 1024 bytes, 64 clusters, 7 events per cluster. |
1070 | * Each event is 20ns apart, and can contain multiple samples. | |
f78898e9 HE |
1071 | * |
1072 | * For 200 MHz, events contain 4 samples for each channel, spread 5 ns apart. | |
1073 | * For 100 MHz, events contain 2 samples for each channel, spread 10 ns apart. | |
1074 | * For 50 MHz and below, events contain one sample for each channel, | |
1075 | * spread 20 ns apart. | |
28a35d8a | 1076 | */ |
1e23158b MV |
1077 | static int decode_chunk_ts(struct sigma_dram_line *dram_line, |
1078 | uint16_t events_in_line, | |
1079 | uint32_t trigger_event, | |
102f1239 | 1080 | struct sr_dev_inst *sdi) |
28a35d8a | 1081 | { |
3628074d | 1082 | struct sigma_dram_cluster *dram_cluster; |
0e1357e8 | 1083 | struct dev_context *devc = sdi->priv; |
5fc01191 MV |
1084 | unsigned int clusters_in_line = |
1085 | (events_in_line + (EVENTS_PER_CLUSTER - 1)) / EVENTS_PER_CLUSTER; | |
1086 | unsigned int events_in_cluster; | |
23239b5c | 1087 | unsigned int i; |
1e23158b | 1088 | uint32_t trigger_cluster = ~0, triggered = 0; |
ee492173 | 1089 | |
4ae1f451 | 1090 | /* Check if trigger is in this chunk. */ |
1e23158b MV |
1091 | if (trigger_event < (64 * 7)) { |
1092 | if (devc->cur_samplerate <= SR_MHZ(50)) { | |
1093 | trigger_event -= MIN(EVENTS_PER_CLUSTER - 1, | |
1094 | trigger_event); | |
1095 | } | |
57bbf56b | 1096 | |
ee492173 | 1097 | /* Find in which cluster the trigger occured. */ |
1e23158b | 1098 | trigger_cluster = trigger_event / EVENTS_PER_CLUSTER; |
ee492173 | 1099 | } |
28a35d8a | 1100 | |
5fc01191 MV |
1101 | /* For each full DRAM cluster. */ |
1102 | for (i = 0; i < clusters_in_line; i++) { | |
3628074d | 1103 | dram_cluster = &dram_line->cluster[i]; |
5fc01191 | 1104 | |
5fc01191 | 1105 | /* The last cluster might not be full. */ |
23239b5c MV |
1106 | if ((i == clusters_in_line - 1) && |
1107 | (events_in_line % EVENTS_PER_CLUSTER)) { | |
5fc01191 | 1108 | events_in_cluster = events_in_line % EVENTS_PER_CLUSTER; |
23239b5c | 1109 | } else { |
5fc01191 | 1110 | events_in_cluster = EVENTS_PER_CLUSTER; |
abda62ce | 1111 | } |
ee492173 | 1112 | |
1e23158b MV |
1113 | triggered = (i == trigger_cluster); |
1114 | sigma_decode_dram_cluster(dram_cluster, events_in_cluster, | |
1115 | triggered, sdi); | |
28a35d8a HE |
1116 | } |
1117 | ||
e46b8fb1 | 1118 | return SR_OK; |
28a35d8a HE |
1119 | } |
1120 | ||
6057d9fa | 1121 | static int download_capture(struct sr_dev_inst *sdi) |
28a35d8a | 1122 | { |
6057d9fa | 1123 | struct dev_context *devc = sdi->priv; |
e15e5873 | 1124 | const uint32_t chunks_per_read = 32; |
fd830beb | 1125 | struct sigma_dram_line *dram_line; |
c6648b66 | 1126 | int bufsz; |
462fe786 | 1127 | uint32_t stoppos, triggerpos; |
6057d9fa MV |
1128 | struct sr_datafeed_packet packet; |
1129 | uint8_t modestatus; | |
1130 | ||
c6648b66 MV |
1131 | uint32_t i; |
1132 | uint32_t dl_lines_total, dl_lines_curr, dl_lines_done; | |
46641fac | 1133 | uint32_t dl_events_in_line = 64 * 7; |
1e23158b | 1134 | uint32_t trg_line = ~0, trg_event = ~0; |
c6648b66 | 1135 | |
fd830beb MV |
1136 | dram_line = g_try_malloc0(chunks_per_read * sizeof(*dram_line)); |
1137 | if (!dram_line) | |
1138 | return FALSE; | |
1139 | ||
6868626b BV |
1140 | sr_info("Downloading sample data."); |
1141 | ||
6057d9fa MV |
1142 | /* Stop acquisition. */ |
1143 | sigma_set_register(WRITE_MODE, 0x11, devc); | |
1144 | ||
1145 | /* Set SDRAM Read Enable. */ | |
1146 | sigma_set_register(WRITE_MODE, 0x02, devc); | |
1147 | ||
1148 | /* Get the current position. */ | |
462fe786 | 1149 | sigma_read_pos(&stoppos, &triggerpos, devc); |
6057d9fa MV |
1150 | |
1151 | /* Check if trigger has fired. */ | |
1152 | modestatus = sigma_get_register(READ_MODE, devc); | |
1e23158b | 1153 | if (modestatus & 0x20) { |
c6648b66 | 1154 | trg_line = triggerpos >> 9; |
1e23158b MV |
1155 | trg_event = triggerpos & 0x1ff; |
1156 | } | |
6057d9fa | 1157 | |
c6648b66 MV |
1158 | /* |
1159 | * Determine how many 1024b "DRAM lines" do we need to read from the | |
1160 | * Sigma so we have a complete set of samples. Note that the last | |
1161 | * line can be only partial, containing less than 64 clusters. | |
1162 | */ | |
1163 | dl_lines_total = (stoppos >> 9) + 1; | |
6868626b | 1164 | |
c6648b66 | 1165 | dl_lines_done = 0; |
6868626b | 1166 | |
c6648b66 MV |
1167 | while (dl_lines_total > dl_lines_done) { |
1168 | /* We can download only up-to 32 DRAM lines in one go! */ | |
1169 | dl_lines_curr = MIN(chunks_per_read, dl_lines_total); | |
6868626b | 1170 | |
f41a4cae MV |
1171 | bufsz = sigma_read_dram(dl_lines_done, dl_lines_curr, |
1172 | (uint8_t *)dram_line, devc); | |
c6648b66 MV |
1173 | /* TODO: Check bufsz. For now, just avoid compiler warnings. */ |
1174 | (void)bufsz; | |
6868626b | 1175 | |
c6648b66 MV |
1176 | /* This is the first DRAM line, so find the initial timestamp. */ |
1177 | if (dl_lines_done == 0) { | |
3513d965 MV |
1178 | devc->state.lastts = |
1179 | sigma_dram_cluster_ts(&dram_line[0].cluster[0]); | |
c6648b66 | 1180 | devc->state.lastsample = 0; |
6868626b BV |
1181 | } |
1182 | ||
c6648b66 | 1183 | for (i = 0; i < dl_lines_curr; i++) { |
1e23158b | 1184 | uint32_t trigger_event = ~0; |
c6648b66 MV |
1185 | /* The last "DRAM line" can be only partially full. */ |
1186 | if (dl_lines_done + i == dl_lines_total - 1) | |
46641fac | 1187 | dl_events_in_line = stoppos & 0x1ff; |
c6648b66 | 1188 | |
e69ad48e | 1189 | /* Test if the trigger happened on this line. */ |
c6648b66 | 1190 | if (dl_lines_done + i == trg_line) |
1e23158b | 1191 | trigger_event = trg_event; |
e69ad48e | 1192 | |
1e23158b MV |
1193 | decode_chunk_ts(dram_line + i, dl_events_in_line, |
1194 | trigger_event, sdi); | |
c6648b66 | 1195 | } |
6868626b | 1196 | |
c6648b66 | 1197 | dl_lines_done += dl_lines_curr; |
6868626b BV |
1198 | } |
1199 | ||
6057d9fa MV |
1200 | /* All done. */ |
1201 | packet.type = SR_DF_END; | |
1202 | sr_session_send(sdi, &packet); | |
1203 | ||
1204 | dev_acquisition_stop(sdi, sdi); | |
1205 | ||
fd830beb MV |
1206 | g_free(dram_line); |
1207 | ||
6057d9fa | 1208 | return TRUE; |
6868626b BV |
1209 | } |
1210 | ||
d4051930 MV |
1211 | /* |
1212 | * Handle the Sigma when in CAPTURE mode. This function checks: | |
1213 | * - Sampling time ended | |
1214 | * - DRAM capacity overflow | |
1215 | * This function triggers download of the samples from Sigma | |
1216 | * in case either of the above conditions is true. | |
1217 | */ | |
1218 | static int sigma_capture_mode(struct sr_dev_inst *sdi) | |
6868626b | 1219 | { |
d4051930 MV |
1220 | struct dev_context *devc = sdi->priv; |
1221 | ||
94ba4bd6 | 1222 | uint64_t running_msec; |
28a35d8a | 1223 | struct timeval tv; |
28a35d8a | 1224 | |
00c86508 | 1225 | uint32_t stoppos, triggerpos; |
28a35d8a | 1226 | |
00c86508 | 1227 | /* Check if the selected sampling duration passed. */ |
d4051930 MV |
1228 | gettimeofday(&tv, 0); |
1229 | running_msec = (tv.tv_sec - devc->start_tv.tv_sec) * 1000 + | |
00c86508 MV |
1230 | (tv.tv_usec - devc->start_tv.tv_usec) / 1000; |
1231 | if (running_msec >= devc->limit_msec) | |
6057d9fa | 1232 | return download_capture(sdi); |
00c86508 MV |
1233 | |
1234 | /* Get the position in DRAM to which the FPGA is writing now. */ | |
1235 | sigma_read_pos(&stoppos, &triggerpos, devc); | |
1236 | /* Test if DRAM is full and if so, download the data. */ | |
1237 | if ((stoppos >> 9) == 32767) | |
6057d9fa | 1238 | return download_capture(sdi); |
28a35d8a | 1239 | |
d4051930 MV |
1240 | return TRUE; |
1241 | } | |
28a35d8a | 1242 | |
d4051930 MV |
1243 | static int receive_data(int fd, int revents, void *cb_data) |
1244 | { | |
1245 | struct sr_dev_inst *sdi; | |
1246 | struct dev_context *devc; | |
88c51afe | 1247 | |
d4051930 MV |
1248 | (void)fd; |
1249 | (void)revents; | |
88c51afe | 1250 | |
d4051930 MV |
1251 | sdi = cb_data; |
1252 | devc = sdi->priv; | |
1253 | ||
1254 | if (devc->state.state == SIGMA_IDLE) | |
1255 | return TRUE; | |
1256 | ||
1257 | if (devc->state.state == SIGMA_CAPTURE) | |
1258 | return sigma_capture_mode(sdi); | |
28a35d8a | 1259 | |
28a35d8a HE |
1260 | return TRUE; |
1261 | } | |
1262 | ||
c53d793f HE |
1263 | /* Build a LUT entry used by the trigger functions. */ |
1264 | static void build_lut_entry(uint16_t value, uint16_t mask, uint16_t *entry) | |
ee492173 HE |
1265 | { |
1266 | int i, j, k, bit; | |
1267 | ||
ba7dd8bb | 1268 | /* For each quad channel. */ |
ee492173 | 1269 | for (i = 0; i < 4; ++i) { |
c53d793f | 1270 | entry[i] = 0xffff; |
ee492173 | 1271 | |
f758d074 | 1272 | /* For each bit in LUT. */ |
ee492173 HE |
1273 | for (j = 0; j < 16; ++j) |
1274 | ||
ba7dd8bb | 1275 | /* For each channel in quad. */ |
ee492173 HE |
1276 | for (k = 0; k < 4; ++k) { |
1277 | bit = 1 << (i * 4 + k); | |
1278 | ||
c53d793f HE |
1279 | /* Set bit in entry */ |
1280 | if ((mask & bit) && | |
1281 | ((!(value & bit)) != | |
4ae1f451 | 1282 | (!(j & (1 << k))))) |
c53d793f | 1283 | entry[i] &= ~(1 << j); |
ee492173 HE |
1284 | } |
1285 | } | |
c53d793f | 1286 | } |
ee492173 | 1287 | |
c53d793f HE |
1288 | /* Add a logical function to LUT mask. */ |
1289 | static void add_trigger_function(enum triggerop oper, enum triggerfunc func, | |
1290 | int index, int neg, uint16_t *mask) | |
1291 | { | |
1292 | int i, j; | |
1293 | int x[2][2], tmp, a, b, aset, bset, rset; | |
1294 | ||
1295 | memset(x, 0, 4 * sizeof(int)); | |
1296 | ||
1297 | /* Trigger detect condition. */ | |
1298 | switch (oper) { | |
1299 | case OP_LEVEL: | |
1300 | x[0][1] = 1; | |
1301 | x[1][1] = 1; | |
1302 | break; | |
1303 | case OP_NOT: | |
1304 | x[0][0] = 1; | |
1305 | x[1][0] = 1; | |
1306 | break; | |
1307 | case OP_RISE: | |
1308 | x[0][1] = 1; | |
1309 | break; | |
1310 | case OP_FALL: | |
1311 | x[1][0] = 1; | |
1312 | break; | |
1313 | case OP_RISEFALL: | |
1314 | x[0][1] = 1; | |
1315 | x[1][0] = 1; | |
1316 | break; | |
1317 | case OP_NOTRISE: | |
1318 | x[1][1] = 1; | |
1319 | x[0][0] = 1; | |
1320 | x[1][0] = 1; | |
1321 | break; | |
1322 | case OP_NOTFALL: | |
1323 | x[1][1] = 1; | |
1324 | x[0][0] = 1; | |
1325 | x[0][1] = 1; | |
1326 | break; | |
1327 | case OP_NOTRISEFALL: | |
1328 | x[1][1] = 1; | |
1329 | x[0][0] = 1; | |
1330 | break; | |
1331 | } | |
1332 | ||
1333 | /* Transpose if neg is set. */ | |
1334 | if (neg) { | |
ea9cfed7 | 1335 | for (i = 0; i < 2; ++i) { |
c53d793f HE |
1336 | for (j = 0; j < 2; ++j) { |
1337 | tmp = x[i][j]; | |
1338 | x[i][j] = x[1-i][1-j]; | |
1339 | x[1-i][1-j] = tmp; | |
1340 | } | |
ea9cfed7 | 1341 | } |
c53d793f HE |
1342 | } |
1343 | ||
1344 | /* Update mask with function. */ | |
1345 | for (i = 0; i < 16; ++i) { | |
1346 | a = (i >> (2 * index + 0)) & 1; | |
1347 | b = (i >> (2 * index + 1)) & 1; | |
1348 | ||
1349 | aset = (*mask >> i) & 1; | |
1350 | bset = x[b][a]; | |
1351 | ||
382cb19f | 1352 | rset = 0; |
c53d793f HE |
1353 | if (func == FUNC_AND || func == FUNC_NAND) |
1354 | rset = aset & bset; | |
1355 | else if (func == FUNC_OR || func == FUNC_NOR) | |
1356 | rset = aset | bset; | |
1357 | else if (func == FUNC_XOR || func == FUNC_NXOR) | |
1358 | rset = aset ^ bset; | |
1359 | ||
1360 | if (func == FUNC_NAND || func == FUNC_NOR || func == FUNC_NXOR) | |
1361 | rset = !rset; | |
1362 | ||
1363 | *mask &= ~(1 << i); | |
1364 | ||
1365 | if (rset) | |
1366 | *mask |= 1 << i; | |
1367 | } | |
1368 | } | |
1369 | ||
1370 | /* | |
1371 | * Build trigger LUTs used by 50 MHz and lower sample rates for supporting | |
1372 | * simple pin change and state triggers. Only two transitions (rise/fall) can be | |
1373 | * set at any time, but a full mask and value can be set (0/1). | |
1374 | */ | |
0e1357e8 | 1375 | static int build_basic_trigger(struct triggerlut *lut, struct dev_context *devc) |
c53d793f HE |
1376 | { |
1377 | int i,j; | |
4ae1f451 | 1378 | uint16_t masks[2] = { 0, 0 }; |
c53d793f HE |
1379 | |
1380 | memset(lut, 0, sizeof(struct triggerlut)); | |
1381 | ||
1382 | /* Contant for simple triggers. */ | |
1383 | lut->m4 = 0xa000; | |
1384 | ||
1385 | /* Value/mask trigger support. */ | |
0e1357e8 | 1386 | build_lut_entry(devc->trigger.simplevalue, devc->trigger.simplemask, |
99965709 | 1387 | lut->m2d); |
c53d793f HE |
1388 | |
1389 | /* Rise/fall trigger support. */ | |
1390 | for (i = 0, j = 0; i < 16; ++i) { | |
0e1357e8 BV |
1391 | if (devc->trigger.risingmask & (1 << i) || |
1392 | devc->trigger.fallingmask & (1 << i)) | |
c53d793f HE |
1393 | masks[j++] = 1 << i; |
1394 | } | |
1395 | ||
1396 | build_lut_entry(masks[0], masks[0], lut->m0d); | |
1397 | build_lut_entry(masks[1], masks[1], lut->m1d); | |
1398 | ||
1399 | /* Add glue logic */ | |
1400 | if (masks[0] || masks[1]) { | |
1401 | /* Transition trigger. */ | |
0e1357e8 | 1402 | if (masks[0] & devc->trigger.risingmask) |
c53d793f | 1403 | add_trigger_function(OP_RISE, FUNC_OR, 0, 0, &lut->m3); |
0e1357e8 | 1404 | if (masks[0] & devc->trigger.fallingmask) |
c53d793f | 1405 | add_trigger_function(OP_FALL, FUNC_OR, 0, 0, &lut->m3); |
0e1357e8 | 1406 | if (masks[1] & devc->trigger.risingmask) |
c53d793f | 1407 | add_trigger_function(OP_RISE, FUNC_OR, 1, 0, &lut->m3); |
0e1357e8 | 1408 | if (masks[1] & devc->trigger.fallingmask) |
c53d793f HE |
1409 | add_trigger_function(OP_FALL, FUNC_OR, 1, 0, &lut->m3); |
1410 | } else { | |
1411 | /* Only value/mask trigger. */ | |
1412 | lut->m3 = 0xffff; | |
1413 | } | |
ee492173 | 1414 | |
c53d793f | 1415 | /* Triggertype: event. */ |
ee492173 HE |
1416 | lut->params.selres = 3; |
1417 | ||
e46b8fb1 | 1418 | return SR_OK; |
ee492173 HE |
1419 | } |
1420 | ||
6078d2c9 | 1421 | static int dev_acquisition_start(const struct sr_dev_inst *sdi, void *cb_data) |
28a35d8a | 1422 | { |
0e1357e8 | 1423 | struct dev_context *devc; |
9ddb2a12 | 1424 | struct clockselect_50 clockselect; |
82957b65 | 1425 | int frac, triggerpin, ret; |
f4abaa9f | 1426 | uint8_t triggerselect = 0; |
57bbf56b | 1427 | struct triggerinout triggerinout_conf; |
ee492173 | 1428 | struct triggerlut lut; |
28a35d8a | 1429 | |
e73ffd42 BV |
1430 | if (sdi->status != SR_ST_ACTIVE) |
1431 | return SR_ERR_DEV_CLOSED; | |
1432 | ||
0e1357e8 | 1433 | devc = sdi->priv; |
28a35d8a | 1434 | |
39c64c6a BV |
1435 | if (convert_trigger(sdi) != SR_OK) { |
1436 | sr_err("Failed to configure triggers."); | |
014359e3 BV |
1437 | return SR_ERR; |
1438 | } | |
1439 | ||
ea9cfed7 | 1440 | /* If the samplerate has not been set, default to 200 kHz. */ |
0e1357e8 | 1441 | if (devc->cur_firmware == -1) { |
82957b65 UH |
1442 | if ((ret = set_samplerate(sdi, SR_KHZ(200))) != SR_OK) |
1443 | return ret; | |
1444 | } | |
e8397563 | 1445 | |
eec5275e | 1446 | /* Enter trigger programming mode. */ |
0e1357e8 | 1447 | sigma_set_register(WRITE_TRIGGER_SELECT1, 0x20, devc); |
28a35d8a | 1448 | |
eec5275e | 1449 | /* 100 and 200 MHz mode. */ |
0e1357e8 BV |
1450 | if (devc->cur_samplerate >= SR_MHZ(100)) { |
1451 | sigma_set_register(WRITE_TRIGGER_SELECT1, 0x81, devc); | |
57bbf56b | 1452 | |
a42aec7f HE |
1453 | /* Find which pin to trigger on from mask. */ |
1454 | for (triggerpin = 0; triggerpin < 8; ++triggerpin) | |
0e1357e8 | 1455 | if ((devc->trigger.risingmask | devc->trigger.fallingmask) & |
a42aec7f HE |
1456 | (1 << triggerpin)) |
1457 | break; | |
1458 | ||
1459 | /* Set trigger pin and light LED on trigger. */ | |
1460 | triggerselect = (1 << LEDSEL1) | (triggerpin & 0x7); | |
1461 | ||
1462 | /* Default rising edge. */ | |
0e1357e8 | 1463 | if (devc->trigger.fallingmask) |
a42aec7f | 1464 | triggerselect |= 1 << 3; |
57bbf56b | 1465 | |
eec5275e | 1466 | /* All other modes. */ |
0e1357e8 BV |
1467 | } else if (devc->cur_samplerate <= SR_MHZ(50)) { |
1468 | build_basic_trigger(&lut, devc); | |
ee492173 | 1469 | |
0e1357e8 | 1470 | sigma_write_trigger_lut(&lut, devc); |
57bbf56b HE |
1471 | |
1472 | triggerselect = (1 << LEDSEL1) | (1 << LEDSEL0); | |
1473 | } | |
1474 | ||
eec5275e | 1475 | /* Setup trigger in and out pins to default values. */ |
57bbf56b HE |
1476 | memset(&triggerinout_conf, 0, sizeof(struct triggerinout)); |
1477 | triggerinout_conf.trgout_bytrigger = 1; | |
1478 | triggerinout_conf.trgout_enable = 1; | |
1479 | ||
28a35d8a | 1480 | sigma_write_register(WRITE_TRIGGER_OPTION, |
57bbf56b | 1481 | (uint8_t *) &triggerinout_conf, |
0e1357e8 | 1482 | sizeof(struct triggerinout), devc); |
28a35d8a | 1483 | |
eec5275e | 1484 | /* Go back to normal mode. */ |
0e1357e8 | 1485 | sigma_set_register(WRITE_TRIGGER_SELECT1, triggerselect, devc); |
28a35d8a | 1486 | |
edca2c5c | 1487 | /* Set clock select register. */ |
0e1357e8 | 1488 | if (devc->cur_samplerate == SR_MHZ(200)) |
ba7dd8bb | 1489 | /* Enable 4 channels. */ |
0e1357e8 BV |
1490 | sigma_set_register(WRITE_CLOCK_SELECT, 0xf0, devc); |
1491 | else if (devc->cur_samplerate == SR_MHZ(100)) | |
ba7dd8bb | 1492 | /* Enable 8 channels. */ |
0e1357e8 | 1493 | sigma_set_register(WRITE_CLOCK_SELECT, 0x00, devc); |
edca2c5c HE |
1494 | else { |
1495 | /* | |
9ddb2a12 | 1496 | * 50 MHz mode (or fraction thereof). Any fraction down to |
eec5275e | 1497 | * 50 MHz / 256 can be used, but is not supported by sigrok API. |
edca2c5c | 1498 | */ |
0e1357e8 | 1499 | frac = SR_MHZ(50) / devc->cur_samplerate - 1; |
edca2c5c | 1500 | |
9ddb2a12 UH |
1501 | clockselect.async = 0; |
1502 | clockselect.fraction = frac; | |
ba7dd8bb | 1503 | clockselect.disabled_channels = 0; |
edca2c5c HE |
1504 | |
1505 | sigma_write_register(WRITE_CLOCK_SELECT, | |
9ddb2a12 | 1506 | (uint8_t *) &clockselect, |
0e1357e8 | 1507 | sizeof(clockselect), devc); |
edca2c5c HE |
1508 | } |
1509 | ||
fefa1800 | 1510 | /* Setup maximum post trigger time. */ |
99965709 | 1511 | sigma_set_register(WRITE_POST_TRIGGER, |
0e1357e8 | 1512 | (devc->capture_ratio * 255) / 100, devc); |
28a35d8a | 1513 | |
eec5275e | 1514 | /* Start acqusition. */ |
0e1357e8 BV |
1515 | gettimeofday(&devc->start_tv, 0); |
1516 | sigma_set_register(WRITE_MODE, 0x0d, devc); | |
99965709 | 1517 | |
3e9b7f9c | 1518 | devc->cb_data = cb_data; |
28a35d8a | 1519 | |
3c36c403 | 1520 | /* Send header packet to the session bus. */ |
102f1239 | 1521 | std_session_send_df_header(sdi, LOG_PREFIX); |
f366e86c | 1522 | |
f366e86c | 1523 | /* Add capture source. */ |
102f1239 | 1524 | sr_session_source_add(sdi->session, 0, G_IO_IN, 10, receive_data, (void *)sdi); |
f366e86c | 1525 | |
0e1357e8 | 1526 | devc->state.state = SIGMA_CAPTURE; |
6aac7737 | 1527 | |
e46b8fb1 | 1528 | return SR_OK; |
28a35d8a HE |
1529 | } |
1530 | ||
6078d2c9 | 1531 | static int dev_acquisition_stop(struct sr_dev_inst *sdi, void *cb_data) |
28a35d8a | 1532 | { |
0e1357e8 | 1533 | struct dev_context *devc; |
6aac7737 | 1534 | |
3cd3a20b | 1535 | (void)cb_data; |
28a35d8a | 1536 | |
6868626b BV |
1537 | devc = sdi->priv; |
1538 | devc->state.state = SIGMA_IDLE; | |
6aac7737 | 1539 | |
102f1239 | 1540 | sr_session_source_remove(sdi->session, 0); |
3010f21c UH |
1541 | |
1542 | return SR_OK; | |
28a35d8a HE |
1543 | } |
1544 | ||
c09f0b57 | 1545 | SR_PRIV struct sr_dev_driver asix_sigma_driver_info = { |
e519ba86 | 1546 | .name = "asix-sigma", |
6352d030 | 1547 | .longname = "ASIX SIGMA/SIGMA2", |
e519ba86 | 1548 | .api_version = 1, |
6078d2c9 UH |
1549 | .init = init, |
1550 | .cleanup = cleanup, | |
1551 | .scan = scan, | |
1552 | .dev_list = dev_list, | |
3b412e3a | 1553 | .dev_clear = dev_clear, |
035a1078 BV |
1554 | .config_get = config_get, |
1555 | .config_set = config_set, | |
a1c743fc | 1556 | .config_list = config_list, |
6078d2c9 UH |
1557 | .dev_open = dev_open, |
1558 | .dev_close = dev_close, | |
1559 | .dev_acquisition_start = dev_acquisition_start, | |
1560 | .dev_acquisition_stop = dev_acquisition_stop, | |
0e1357e8 | 1561 | .priv = NULL, |
28a35d8a | 1562 | }; |