]> sigrok.org Git - libsigrok.git/blame - hardware/asix-sigma/asix-sigma.c
Minor whitespace fixes.
[libsigrok.git] / hardware / asix-sigma / asix-sigma.c
CommitLineData
28a35d8a 1/*
50985c20 2 * This file is part of the libsigrok project.
28a35d8a 3 *
868501fa 4 * Copyright (C) 2010-2012 Håvard Espeland <gus@ping.uio.no>,
911f1834
UH
5 * Copyright (C) 2010 Martin Stensgård <mastensg@ping.uio.no>
6 * Copyright (C) 2010 Carl Henrik Lunde <chlunde@ping.uio.no>
28a35d8a
HE
7 *
8 * This program is free software: you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation, either version 3 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program. If not, see <http://www.gnu.org/licenses/>.
20 */
21
911f1834 22/*
6352d030 23 * ASIX SIGMA/SIGMA2 logic analyzer driver
911f1834
UH
24 */
25
3bbd9849
UH
26#include <glib.h>
27#include <glib/gstdio.h>
28a35d8a
HE
28#include <ftdi.h>
29#include <string.h>
45c59c8b
BV
30#include "libsigrok.h"
31#include "libsigrok-internal.h"
28a35d8a
HE
32#include "asix-sigma.h"
33
34#define USB_VENDOR 0xa600
35#define USB_PRODUCT 0xa000
36#define USB_DESCRIPTION "ASIX SIGMA"
37#define USB_VENDOR_NAME "ASIX"
38#define USB_MODEL_NAME "SIGMA"
39#define USB_MODEL_VERSION ""
c50277a6 40#define TRIGGER_TYPE "rf10"
464d12c7 41#define NUM_PROBES 16
28a35d8a 42
ed300b9f 43SR_PRIV struct sr_dev_driver asix_sigma_driver_info;
a873c594 44static struct sr_dev_driver *di = &asix_sigma_driver_info;
69b07d14 45static int hw_dev_acquisition_stop(struct sr_dev_inst *sdi, void *cb_data);
28a35d8a 46
2c9c0df8 47static const uint64_t samplerates[] = {
59df0c77
UH
48 SR_KHZ(200),
49 SR_KHZ(250),
50 SR_KHZ(500),
51 SR_MHZ(1),
52 SR_MHZ(5),
53 SR_MHZ(10),
54 SR_MHZ(25),
55 SR_MHZ(50),
56 SR_MHZ(100),
57 SR_MHZ(200),
28a35d8a
HE
58};
59
d261dbbf
UH
60/*
61 * Probe numbers seem to go from 1-16, according to this image:
62 * http://tools.asix.net/img/sigma_sigmacab_pins_720.jpg
63 * (the cable has two additional GND pins, and a TI and TO pin)
64 */
c37d2b1b 65static const char *probe_names[NUM_PROBES + 1] = {
78693401
UH
66 "1", "2", "3", "4", "5", "6", "7", "8",
67 "9", "10", "11", "12", "13", "14", "15", "16",
464d12c7
KS
68 NULL,
69};
70
2c9c0df8 71static const int32_t hwcaps[] = {
1953564a
BV
72 SR_CONF_LOGIC_ANALYZER,
73 SR_CONF_SAMPLERATE,
74 SR_CONF_CAPTURE_RATIO,
1953564a 75 SR_CONF_LIMIT_MSEC,
28a35d8a
HE
76};
77
fefa1800
UH
78/* Force the FPGA to reboot. */
79static uint8_t suicide[] = {
80 0x84, 0x84, 0x88, 0x84, 0x88, 0x84, 0x88, 0x84,
81};
82
83/* Prepare to upload firmware (FPGA specific). */
84static uint8_t init[] = {
85 0x03, 0x03, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01,
86};
87
88/* Initialize the logic analyzer mode. */
89static uint8_t logic_mode_start[] = {
90 0x00, 0x40, 0x0f, 0x25, 0x35, 0x40,
91 0x2a, 0x3a, 0x40, 0x03, 0x20, 0x38,
92};
93
eec5275e 94static const char *firmware_files[] = {
a8116d76
HE
95 "asix-sigma-50.fw", /* 50 MHz, supports 8 bit fractions */
96 "asix-sigma-100.fw", /* 100 MHz */
97 "asix-sigma-200.fw", /* 200 MHz */
ed09fd07 98 "asix-sigma-50sync.fw", /* Synchronous clock from pin */
a8116d76 99 "asix-sigma-phasor.fw", /* Frequency counter */
f6564c8d
HE
100};
101
0e1357e8 102static int sigma_read(void *buf, size_t size, struct dev_context *devc)
28a35d8a
HE
103{
104 int ret;
fefa1800 105
0e1357e8 106 ret = ftdi_read_data(&devc->ftdic, (unsigned char *)buf, size);
28a35d8a 107 if (ret < 0) {
47f4f073 108 sr_err("ftdi_read_data failed: %s",
0e1357e8 109 ftdi_get_error_string(&devc->ftdic));
28a35d8a
HE
110 }
111
112 return ret;
113}
114
0e1357e8 115static int sigma_write(void *buf, size_t size, struct dev_context *devc)
28a35d8a
HE
116{
117 int ret;
fefa1800 118
0e1357e8 119 ret = ftdi_write_data(&devc->ftdic, (unsigned char *)buf, size);
28a35d8a 120 if (ret < 0) {
47f4f073 121 sr_err("ftdi_write_data failed: %s",
0e1357e8 122 ftdi_get_error_string(&devc->ftdic));
fefa1800 123 } else if ((size_t) ret != size) {
47f4f073 124 sr_err("ftdi_write_data did not complete write.");
28a35d8a
HE
125 }
126
127 return ret;
128}
129
99965709 130static int sigma_write_register(uint8_t reg, uint8_t *data, size_t len,
0e1357e8 131 struct dev_context *devc)
28a35d8a
HE
132{
133 size_t i;
134 uint8_t buf[len + 2];
135 int idx = 0;
136
137 buf[idx++] = REG_ADDR_LOW | (reg & 0xf);
138 buf[idx++] = REG_ADDR_HIGH | (reg >> 4);
139
fefa1800 140 for (i = 0; i < len; ++i) {
28a35d8a
HE
141 buf[idx++] = REG_DATA_LOW | (data[i] & 0xf);
142 buf[idx++] = REG_DATA_HIGH_WRITE | (data[i] >> 4);
143 }
144
0e1357e8 145 return sigma_write(buf, idx, devc);
28a35d8a
HE
146}
147
0e1357e8 148static int sigma_set_register(uint8_t reg, uint8_t value, struct dev_context *devc)
28a35d8a 149{
0e1357e8 150 return sigma_write_register(reg, &value, 1, devc);
28a35d8a
HE
151}
152
99965709 153static int sigma_read_register(uint8_t reg, uint8_t *data, size_t len,
0e1357e8 154 struct dev_context *devc)
28a35d8a
HE
155{
156 uint8_t buf[3];
fefa1800 157
28a35d8a
HE
158 buf[0] = REG_ADDR_LOW | (reg & 0xf);
159 buf[1] = REG_ADDR_HIGH | (reg >> 4);
28a35d8a
HE
160 buf[2] = REG_READ_ADDR;
161
0e1357e8 162 sigma_write(buf, sizeof(buf), devc);
28a35d8a 163
0e1357e8 164 return sigma_read(data, len, devc);
28a35d8a
HE
165}
166
0e1357e8 167static uint8_t sigma_get_register(uint8_t reg, struct dev_context *devc)
28a35d8a
HE
168{
169 uint8_t value;
fefa1800 170
0e1357e8 171 if (1 != sigma_read_register(reg, &value, 1, devc)) {
47f4f073 172 sr_err("sigma_get_register: 1 byte expected");
28a35d8a
HE
173 return 0;
174 }
175
176 return value;
177}
178
99965709 179static int sigma_read_pos(uint32_t *stoppos, uint32_t *triggerpos,
0e1357e8 180 struct dev_context *devc)
28a35d8a
HE
181{
182 uint8_t buf[] = {
183 REG_ADDR_LOW | READ_TRIGGER_POS_LOW,
184
185 REG_READ_ADDR | NEXT_REG,
186 REG_READ_ADDR | NEXT_REG,
187 REG_READ_ADDR | NEXT_REG,
188 REG_READ_ADDR | NEXT_REG,
189 REG_READ_ADDR | NEXT_REG,
190 REG_READ_ADDR | NEXT_REG,
191 };
28a35d8a
HE
192 uint8_t result[6];
193
0e1357e8 194 sigma_write(buf, sizeof(buf), devc);
28a35d8a 195
0e1357e8 196 sigma_read(result, sizeof(result), devc);
28a35d8a
HE
197
198 *triggerpos = result[0] | (result[1] << 8) | (result[2] << 16);
199 *stoppos = result[3] | (result[4] << 8) | (result[5] << 16);
200
57bbf56b
HE
201 /* Not really sure why this must be done, but according to spec. */
202 if ((--*stoppos & 0x1ff) == 0x1ff)
203 stoppos -= 64;
204
205 if ((*--triggerpos & 0x1ff) == 0x1ff)
206 triggerpos -= 64;
207
28a35d8a
HE
208 return 1;
209}
210
99965709 211static int sigma_read_dram(uint16_t startchunk, size_t numchunks,
0e1357e8 212 uint8_t *data, struct dev_context *devc)
28a35d8a
HE
213{
214 size_t i;
215 uint8_t buf[4096];
216 int idx = 0;
217
fefa1800 218 /* Send the startchunk. Index start with 1. */
28a35d8a
HE
219 buf[0] = startchunk >> 8;
220 buf[1] = startchunk & 0xff;
0e1357e8 221 sigma_write_register(WRITE_MEMROW, buf, 2, devc);
28a35d8a 222
fefa1800 223 /* Read the DRAM. */
28a35d8a
HE
224 buf[idx++] = REG_DRAM_BLOCK;
225 buf[idx++] = REG_DRAM_WAIT_ACK;
226
227 for (i = 0; i < numchunks; ++i) {
fefa1800
UH
228 /* Alternate bit to copy from DRAM to cache. */
229 if (i != (numchunks - 1))
230 buf[idx++] = REG_DRAM_BLOCK | (((i + 1) % 2) << 4);
28a35d8a
HE
231
232 buf[idx++] = REG_DRAM_BLOCK_DATA | ((i % 2) << 4);
233
fefa1800 234 if (i != (numchunks - 1))
28a35d8a
HE
235 buf[idx++] = REG_DRAM_WAIT_ACK;
236 }
237
0e1357e8 238 sigma_write(buf, idx, devc);
28a35d8a 239
0e1357e8 240 return sigma_read(data, numchunks * CHUNK_SIZE, devc);
28a35d8a
HE
241}
242
4ae1f451 243/* Upload trigger look-up tables to Sigma. */
0e1357e8 244static int sigma_write_trigger_lut(struct triggerlut *lut, struct dev_context *devc)
ee492173
HE
245{
246 int i;
247 uint8_t tmp[2];
248 uint16_t bit;
249
250 /* Transpose the table and send to Sigma. */
251 for (i = 0; i < 16; ++i) {
252 bit = 1 << i;
253
254 tmp[0] = tmp[1] = 0;
255
256 if (lut->m2d[0] & bit)
257 tmp[0] |= 0x01;
258 if (lut->m2d[1] & bit)
259 tmp[0] |= 0x02;
260 if (lut->m2d[2] & bit)
261 tmp[0] |= 0x04;
262 if (lut->m2d[3] & bit)
263 tmp[0] |= 0x08;
264
265 if (lut->m3 & bit)
266 tmp[0] |= 0x10;
267 if (lut->m3s & bit)
268 tmp[0] |= 0x20;
269 if (lut->m4 & bit)
270 tmp[0] |= 0x40;
271
272 if (lut->m0d[0] & bit)
273 tmp[1] |= 0x01;
274 if (lut->m0d[1] & bit)
275 tmp[1] |= 0x02;
276 if (lut->m0d[2] & bit)
277 tmp[1] |= 0x04;
278 if (lut->m0d[3] & bit)
279 tmp[1] |= 0x08;
280
281 if (lut->m1d[0] & bit)
282 tmp[1] |= 0x10;
283 if (lut->m1d[1] & bit)
284 tmp[1] |= 0x20;
285 if (lut->m1d[2] & bit)
286 tmp[1] |= 0x40;
287 if (lut->m1d[3] & bit)
288 tmp[1] |= 0x80;
289
99965709 290 sigma_write_register(WRITE_TRIGGER_SELECT0, tmp, sizeof(tmp),
0e1357e8
BV
291 devc);
292 sigma_set_register(WRITE_TRIGGER_SELECT1, 0x30 | i, devc);
ee492173
HE
293 }
294
295 /* Send the parameters */
296 sigma_write_register(WRITE_TRIGGER_SELECT0, (uint8_t *) &lut->params,
0e1357e8 297 sizeof(lut->params), devc);
ee492173 298
e46b8fb1 299 return SR_OK;
ee492173
HE
300}
301
fefa1800 302/* Generate the bitbang stream for programming the FPGA. */
28a35d8a 303static int bin2bitbang(const char *filename,
fefa1800 304 unsigned char **buf, size_t *buf_size)
28a35d8a 305{
fefa1800 306 FILE *f;
e3fff420 307 unsigned long file_size;
28a35d8a
HE
308 unsigned long offset = 0;
309 unsigned char *p;
e3fff420
HE
310 uint8_t *firmware;
311 unsigned long fwsize = 0;
28a35d8a
HE
312 const int buffer_size = 65536;
313 size_t i;
e3fff420 314 int c, bit, v;
fefa1800 315 uint32_t imm = 0x3f6df2ab;
28a35d8a 316
868d8cef 317 f = g_fopen(filename, "rb");
28a35d8a 318 if (!f) {
47f4f073 319 sr_err("g_fopen(\"%s\", \"rb\")", filename);
b53738ba 320 return SR_ERR;
28a35d8a
HE
321 }
322
323 if (-1 == fseek(f, 0, SEEK_END)) {
47f4f073 324 sr_err("fseek on %s failed", filename);
28a35d8a 325 fclose(f);
b53738ba 326 return SR_ERR;
28a35d8a
HE
327 }
328
329 file_size = ftell(f);
330
331 fseek(f, 0, SEEK_SET);
332
b53738ba 333 if (!(firmware = g_try_malloc(buffer_size))) {
47f4f073 334 sr_err("%s: firmware malloc failed", __func__);
12ad53f5 335 fclose(f);
b53738ba 336 return SR_ERR_MALLOC;
28a35d8a
HE
337 }
338
28a35d8a
HE
339 while ((c = getc(f)) != EOF) {
340 imm = (imm + 0xa853753) % 177 + (imm * 0x8034052);
e3fff420 341 firmware[fwsize++] = c ^ imm;
28a35d8a
HE
342 }
343 fclose(f);
344
e3fff420 345 if(fwsize != file_size) {
47f4f073 346 sr_err("%s: Error reading firmware", filename);
e3fff420
HE
347 fclose(f);
348 g_free(firmware);
349 return SR_ERR;
28a35d8a
HE
350 }
351
28a35d8a
HE
352 *buf_size = fwsize * 2 * 8;
353
b53738ba 354 *buf = p = (unsigned char *)g_try_malloc(*buf_size);
28a35d8a 355 if (!p) {
47f4f073 356 sr_err("%s: buf/p malloc failed", __func__);
12ad53f5 357 g_free(firmware);
b53738ba 358 return SR_ERR_MALLOC;
28a35d8a
HE
359 }
360
361 for (i = 0; i < fwsize; ++i) {
28a35d8a 362 for (bit = 7; bit >= 0; --bit) {
fefa1800 363 v = firmware[i] & 1 << bit ? 0x40 : 0x00;
28a35d8a
HE
364 p[offset++] = v | 0x01;
365 p[offset++] = v;
366 }
367 }
368
369 g_free(firmware);
370
371 if (offset != *buf_size) {
372 g_free(*buf);
47f4f073 373 sr_err("Error reading firmware %s "
0aeb0ccd 374 "offset=%ld, file_size=%ld, buf_size=%zd.",
133a37bf 375 filename, offset, file_size, *buf_size);
28a35d8a 376
b53738ba 377 return SR_ERR;
28a35d8a
HE
378 }
379
b53738ba 380 return SR_OK;
28a35d8a
HE
381}
382
811deee4 383static int clear_instances(void)
0448d110
BV
384{
385 GSList *l;
386 struct sr_dev_inst *sdi;
0e1357e8
BV
387 struct drv_context *drvc;
388 struct dev_context *devc;
389
a873c594 390 drvc = di->priv;
0448d110
BV
391
392 /* Properly close all devices. */
0e1357e8 393 for (l = drvc->instances; l; l = l->next) {
0448d110
BV
394 if (!(sdi = l->data)) {
395 /* Log error, but continue cleaning up the rest. */
47f4f073 396 sr_err("%s: sdi was NULL, continuing", __func__);
0448d110
BV
397 continue;
398 }
399 if (sdi->priv) {
0e1357e8 400 devc = sdi->priv;
8421ffa4 401 ftdi_deinit(&devc->ftdic);
0448d110
BV
402 }
403 sr_dev_inst_free(sdi);
404 }
0e1357e8
BV
405 g_slist_free(drvc->instances);
406 drvc->instances = NULL;
0448d110 407
811deee4 408 return SR_OK;
0448d110
BV
409}
410
34f06b90 411static int hw_init(struct sr_context *sr_ctx)
61136ea6 412{
063e7aef 413 return std_hw_init(sr_ctx, di, DRIVER_LOG_DOMAIN);
61136ea6
BV
414}
415
0448d110 416static GSList *hw_scan(GSList *options)
28a35d8a 417{
d68e2d1a 418 struct sr_dev_inst *sdi;
87ca93c5 419 struct sr_probe *probe;
0e1357e8
BV
420 struct drv_context *drvc;
421 struct dev_context *devc;
0448d110 422 GSList *devices;
e3fff420
HE
423 struct ftdi_device_list *devlist;
424 char serial_txt[10];
425 uint32_t serial;
87ca93c5 426 int ret, i;
28a35d8a 427
0448d110 428 (void)options;
64d33dc2 429
a873c594 430 drvc = di->priv;
4b97c74e 431
0448d110 432 devices = NULL;
4b97c74e 433
0e1357e8 434 if (!(devc = g_try_malloc(sizeof(struct dev_context)))) {
47f4f073 435 sr_err("%s: devc malloc failed", __func__);
0448d110 436 return NULL;
b53738ba 437 }
99965709 438
0e1357e8 439 ftdi_init(&devc->ftdic);
28a35d8a 440
fefa1800 441 /* Look for SIGMAs. */
e3fff420 442
0e1357e8 443 if ((ret = ftdi_usb_find_all(&devc->ftdic, &devlist,
eec944c5
BV
444 USB_VENDOR, USB_PRODUCT)) <= 0) {
445 if (ret < 0)
446 sr_err("ftdi_usb_find_all(): %d", ret);
99965709 447 goto free;
eec944c5 448 }
99965709 449
e3fff420 450 /* Make sure it's a version 1 or 2 SIGMA. */
0e1357e8 451 ftdi_usb_get_strings(&devc->ftdic, devlist->dev, NULL, 0, NULL, 0,
6352d030 452 serial_txt, sizeof(serial_txt));
e3fff420
HE
453 sscanf(serial_txt, "%x", &serial);
454
6352d030 455 if (serial < 0xa6010000 || serial > 0xa602ffff) {
47f4f073
UH
456 sr_err("Only SIGMA and SIGMA2 are supported "
457 "in this version of libsigrok.");
e3fff420
HE
458 goto free;
459 }
460
461 sr_info("Found ASIX SIGMA - Serial: %s", serial_txt);
462
0e1357e8
BV
463 devc->cur_samplerate = 0;
464 devc->period_ps = 0;
465 devc->limit_msec = 0;
466 devc->cur_firmware = -1;
467 devc->num_probes = 0;
468 devc->samples_per_event = 0;
469 devc->capture_ratio = 50;
470 devc->use_triggers = 0;
28a35d8a 471
fefa1800 472 /* Register SIGMA device. */
d68e2d1a
UH
473 if (!(sdi = sr_dev_inst_new(0, SR_ST_INITIALIZING, USB_VENDOR_NAME,
474 USB_MODEL_NAME, USB_MODEL_VERSION))) {
47f4f073 475 sr_err("%s: sdi was NULL", __func__);
99965709 476 goto free;
d68e2d1a 477 }
a873c594 478 sdi->driver = di;
87ca93c5
BV
479
480 for (i = 0; probe_names[i]; i++) {
de6e0eca 481 if (!(probe = sr_probe_new(i, SR_PROBE_LOGIC, TRUE,
87ca93c5
BV
482 probe_names[i])))
483 return NULL;
484 sdi->probes = g_slist_append(sdi->probes, probe);
485 }
486
0448d110 487 devices = g_slist_append(devices, sdi);
0e1357e8
BV
488 drvc->instances = g_slist_append(drvc->instances, sdi);
489 sdi->priv = devc;
28a35d8a 490
fefa1800 491 /* We will open the device again when we need it. */
e3fff420 492 ftdi_list_free(&devlist);
28a35d8a 493
0448d110 494 return devices;
ea9cfed7 495
99965709 496free:
0e1357e8
BV
497 ftdi_deinit(&devc->ftdic);
498 g_free(devc);
0448d110 499 return NULL;
28a35d8a
HE
500}
501
811deee4
BV
502static GSList *hw_dev_list(void)
503{
0e94d524 504 return ((struct drv_context *)(di->priv))->instances;
811deee4
BV
505}
506
0e1357e8 507static int upload_firmware(int firmware_idx, struct dev_context *devc)
28a35d8a
HE
508{
509 int ret;
510 unsigned char *buf;
511 unsigned char pins;
512 size_t buf_size;
28a35d8a 513 unsigned char result[32];
e8397563 514 char firmware_path[128];
28a35d8a 515
fefa1800 516 /* Make sure it's an ASIX SIGMA. */
0e1357e8 517 if ((ret = ftdi_usb_open_desc(&devc->ftdic,
28a35d8a 518 USB_VENDOR, USB_PRODUCT, USB_DESCRIPTION, NULL)) < 0) {
47f4f073 519 sr_err("ftdi_usb_open failed: %s",
0e1357e8 520 ftdi_get_error_string(&devc->ftdic));
28a35d8a
HE
521 return 0;
522 }
523
0e1357e8 524 if ((ret = ftdi_set_bitmode(&devc->ftdic, 0xdf, BITMODE_BITBANG)) < 0) {
47f4f073 525 sr_err("ftdi_set_bitmode failed: %s",
0e1357e8 526 ftdi_get_error_string(&devc->ftdic));
28a35d8a
HE
527 return 0;
528 }
529
fefa1800 530 /* Four times the speed of sigmalogan - Works well. */
0e1357e8 531 if ((ret = ftdi_set_baudrate(&devc->ftdic, 750000)) < 0) {
47f4f073 532 sr_err("ftdi_set_baudrate failed: %s",
0e1357e8 533 ftdi_get_error_string(&devc->ftdic));
28a35d8a
HE
534 return 0;
535 }
536
fefa1800 537 /* Force the FPGA to reboot. */
0e1357e8
BV
538 sigma_write(suicide, sizeof(suicide), devc);
539 sigma_write(suicide, sizeof(suicide), devc);
540 sigma_write(suicide, sizeof(suicide), devc);
541 sigma_write(suicide, sizeof(suicide), devc);
28a35d8a 542
fefa1800 543 /* Prepare to upload firmware (FPGA specific). */
0e1357e8 544 sigma_write(init, sizeof(init), devc);
28a35d8a 545
0e1357e8 546 ftdi_usb_purge_buffers(&devc->ftdic);
28a35d8a 547
fefa1800 548 /* Wait until the FPGA asserts INIT_B. */
28a35d8a 549 while (1) {
0e1357e8 550 ret = sigma_read(result, 1, devc);
28a35d8a
HE
551 if (result[0] & 0x20)
552 break;
553 }
554
9ddb2a12 555 /* Prepare firmware. */
e8397563 556 snprintf(firmware_path, sizeof(firmware_path), "%s/%s", FIRMWARE_DIR,
f6564c8d
HE
557 firmware_files[firmware_idx]);
558
b53738ba 559 if ((ret = bin2bitbang(firmware_path, &buf, &buf_size)) != SR_OK) {
47f4f073 560 sr_err("An error occured while reading the firmware: %s",
133a37bf 561 firmware_path);
b53738ba 562 return ret;
28a35d8a
HE
563 }
564
fefa1800 565 /* Upload firmare. */
47f4f073 566 sr_info("Uploading firmware file '%s'.", firmware_files[firmware_idx]);
0e1357e8 567 sigma_write(buf, buf_size, devc);
28a35d8a
HE
568
569 g_free(buf);
570
0e1357e8 571 if ((ret = ftdi_set_bitmode(&devc->ftdic, 0x00, BITMODE_RESET)) < 0) {
47f4f073 572 sr_err("ftdi_set_bitmode failed: %s",
0e1357e8 573 ftdi_get_error_string(&devc->ftdic));
e46b8fb1 574 return SR_ERR;
28a35d8a
HE
575 }
576
0e1357e8 577 ftdi_usb_purge_buffers(&devc->ftdic);
28a35d8a 578
fefa1800 579 /* Discard garbage. */
0e1357e8 580 while (1 == sigma_read(&pins, 1, devc))
28a35d8a
HE
581 ;
582
fefa1800 583 /* Initialize the logic analyzer mode. */
0e1357e8 584 sigma_write(logic_mode_start, sizeof(logic_mode_start), devc);
28a35d8a 585
fefa1800 586 /* Expect a 3 byte reply. */
0e1357e8 587 ret = sigma_read(result, 3, devc);
28a35d8a
HE
588 if (ret != 3 ||
589 result[0] != 0xa6 || result[1] != 0x55 || result[2] != 0xaa) {
47f4f073 590 sr_err("Configuration failed. Invalid reply received.");
e46b8fb1 591 return SR_ERR;
28a35d8a
HE
592 }
593
0e1357e8 594 devc->cur_firmware = firmware_idx;
f6564c8d 595
47f4f073 596 sr_info("Firmware uploaded.");
e3fff420 597
e46b8fb1 598 return SR_OK;
f6564c8d
HE
599}
600
25a0f108 601static int hw_dev_open(struct sr_dev_inst *sdi)
f6564c8d 602{
0e1357e8 603 struct dev_context *devc;
f6564c8d
HE
604 int ret;
605
0e1357e8 606 devc = sdi->priv;
99965709 607
9ddb2a12 608 /* Make sure it's an ASIX SIGMA. */
0e1357e8 609 if ((ret = ftdi_usb_open_desc(&devc->ftdic,
f6564c8d
HE
610 USB_VENDOR, USB_PRODUCT, USB_DESCRIPTION, NULL)) < 0) {
611
47f4f073 612 sr_err("ftdi_usb_open failed: %s",
0e1357e8 613 ftdi_get_error_string(&devc->ftdic));
f6564c8d
HE
614
615 return 0;
616 }
28a35d8a 617
5a2326a7 618 sdi->status = SR_ST_ACTIVE;
28a35d8a 619
e46b8fb1 620 return SR_OK;
f6564c8d
HE
621}
622
6f4b1868 623static int set_samplerate(const struct sr_dev_inst *sdi, uint64_t samplerate)
f6564c8d 624{
2c9c0df8
BV
625 struct dev_context *devc;
626 unsigned int i;
627 int ret;
f6564c8d 628
2c9c0df8 629 devc = sdi->priv;
f4abaa9f
UH
630 ret = SR_OK;
631
2c9c0df8
BV
632 for (i = 0; i < ARRAY_SIZE(samplerates); i++) {
633 if (samplerates[i] == samplerate)
f6564c8d
HE
634 break;
635 }
2c9c0df8 636 if (samplerates[i] == 0)
e46b8fb1 637 return SR_ERR_SAMPLERATE;
f6564c8d 638
59df0c77 639 if (samplerate <= SR_MHZ(50)) {
0e1357e8
BV
640 ret = upload_firmware(0, devc);
641 devc->num_probes = 16;
e8397563 642 }
59df0c77 643 if (samplerate == SR_MHZ(100)) {
0e1357e8
BV
644 ret = upload_firmware(1, devc);
645 devc->num_probes = 8;
f78898e9 646 }
59df0c77 647 else if (samplerate == SR_MHZ(200)) {
0e1357e8
BV
648 ret = upload_firmware(2, devc);
649 devc->num_probes = 4;
f78898e9 650 }
f6564c8d 651
0e1357e8 652 devc->cur_samplerate = samplerate;
5edc02c7 653 devc->period_ps = 1000000000000ULL / samplerate;
0e1357e8
BV
654 devc->samples_per_event = 16 / devc->num_probes;
655 devc->state.state = SIGMA_IDLE;
f6564c8d 656
e8397563 657 return ret;
28a35d8a
HE
658}
659
c53d793f
HE
660/*
661 * In 100 and 200 MHz mode, only a single pin rising/falling can be
662 * set as trigger. In other modes, two rising/falling triggers can be set,
663 * in addition to value/mask trigger for any number of probes.
664 *
665 * The Sigma supports complex triggers using boolean expressions, but this
666 * has not been implemented yet.
667 */
014359e3 668static int configure_probes(const struct sr_dev_inst *sdi)
57bbf56b 669{
0e1357e8 670 struct dev_context *devc = sdi->priv;
1b79df2f
JH
671 const struct sr_probe *probe;
672 const GSList *l;
57bbf56b 673 int trigger_set = 0;
a42aec7f 674 int probebit;
57bbf56b 675
0e1357e8 676 memset(&devc->trigger, 0, sizeof(struct sigma_trigger));
eec5275e 677
014359e3 678 for (l = sdi->probes; l; l = l->next) {
1afe8989 679 probe = (struct sr_probe *)l->data;
b35c8293 680 probebit = 1 << (probe->index);
57bbf56b
HE
681
682 if (!probe->enabled || !probe->trigger)
683 continue;
684
0e1357e8 685 if (devc->cur_samplerate >= SR_MHZ(100)) {
c53d793f 686 /* Fast trigger support. */
ee492173 687 if (trigger_set) {
47f4f073
UH
688 sr_err("Only a single pin trigger in 100 and "
689 "200MHz mode is supported.");
e46b8fb1 690 return SR_ERR;
ee492173
HE
691 }
692 if (probe->trigger[0] == 'f')
0e1357e8 693 devc->trigger.fallingmask |= probebit;
ee492173 694 else if (probe->trigger[0] == 'r')
0e1357e8 695 devc->trigger.risingmask |= probebit;
ee492173 696 else {
47f4f073
UH
697 sr_err("Only rising/falling trigger in 100 "
698 "and 200MHz mode is supported.");
e46b8fb1 699 return SR_ERR;
ee492173 700 }
57bbf56b 701
c53d793f 702 ++trigger_set;
ee492173 703 } else {
c53d793f
HE
704 /* Simple trigger support (event). */
705 if (probe->trigger[0] == '1') {
0e1357e8
BV
706 devc->trigger.simplevalue |= probebit;
707 devc->trigger.simplemask |= probebit;
c53d793f
HE
708 }
709 else if (probe->trigger[0] == '0') {
0e1357e8
BV
710 devc->trigger.simplevalue &= ~probebit;
711 devc->trigger.simplemask |= probebit;
c53d793f
HE
712 }
713 else if (probe->trigger[0] == 'f') {
0e1357e8 714 devc->trigger.fallingmask |= probebit;
c53d793f
HE
715 ++trigger_set;
716 }
717 else if (probe->trigger[0] == 'r') {
0e1357e8 718 devc->trigger.risingmask |= probebit;
c53d793f
HE
719 ++trigger_set;
720 }
ee492173 721
ea9cfed7
UH
722 /*
723 * Actually, Sigma supports 2 rising/falling triggers,
724 * but they are ORed and the current trigger syntax
725 * does not permit ORed triggers.
726 */
98b8cbc1 727 if (trigger_set > 1) {
47f4f073
UH
728 sr_err("Only 1 rising/falling trigger "
729 "is supported.");
e46b8fb1 730 return SR_ERR;
ee492173 731 }
ee492173 732 }
5b5ea7c6
HE
733
734 if (trigger_set)
0e1357e8 735 devc->use_triggers = 1;
57bbf56b
HE
736 }
737
e46b8fb1 738 return SR_OK;
57bbf56b
HE
739}
740
25a0f108 741static int hw_dev_close(struct sr_dev_inst *sdi)
28a35d8a 742{
0e1357e8 743 struct dev_context *devc;
28a35d8a 744
961009b0 745 devc = sdi->priv;
697785d1
UH
746
747 /* TODO */
748 if (sdi->status == SR_ST_ACTIVE)
0e1357e8 749 ftdi_usb_close(&devc->ftdic);
697785d1
UH
750
751 sdi->status = SR_ST_INACTIVE;
752
753 return SR_OK;
28a35d8a
HE
754}
755
57ab7d9f 756static int hw_cleanup(void)
28a35d8a 757{
a873c594 758 if (!di->priv)
b32503cc
BV
759 return SR_OK;
760
0448d110 761 clear_instances();
57ab7d9f 762
0448d110 763 return SR_OK;
28a35d8a
HE
764}
765
2c9c0df8 766static int config_get(int id, GVariant **data, const struct sr_dev_inst *sdi)
28a35d8a 767{
0e1357e8 768 struct dev_context *devc;
99965709 769
035a1078 770 switch (id) {
123e1313 771 case SR_CONF_SAMPLERATE:
41479605 772 if (sdi) {
0e1357e8 773 devc = sdi->priv;
2c9c0df8 774 *data = g_variant_new_uint64(devc->cur_samplerate);
41479605
BV
775 } else
776 return SR_ERR;
28a35d8a 777 break;
d7bbecfd 778 default:
bd6fbf62 779 return SR_ERR_NA;
28a35d8a
HE
780 }
781
41479605 782 return SR_OK;
28a35d8a
HE
783}
784
2c9c0df8 785static int config_set(int id, GVariant *data, const struct sr_dev_inst *sdi)
28a35d8a 786{
0e1357e8 787 struct dev_context *devc;
28a35d8a 788 int ret;
f6564c8d 789
e73ffd42
BV
790 if (sdi->status != SR_ST_ACTIVE)
791 return SR_ERR_DEV_CLOSED;
792
0e1357e8 793 devc = sdi->priv;
99965709 794
035a1078 795 if (id == SR_CONF_SAMPLERATE) {
2c9c0df8 796 ret = set_samplerate(sdi, g_variant_get_uint64(data));
035a1078 797 } else if (id == SR_CONF_LIMIT_MSEC) {
2c9c0df8 798 devc->limit_msec = g_variant_get_uint64(data);
0e1357e8 799 if (devc->limit_msec > 0)
e46b8fb1 800 ret = SR_OK;
94ba4bd6 801 else
e46b8fb1 802 ret = SR_ERR;
035a1078 803 } else if (id == SR_CONF_CAPTURE_RATIO) {
2c9c0df8 804 devc->capture_ratio = g_variant_get_uint64(data);
0e1357e8 805 if (devc->capture_ratio < 0 || devc->capture_ratio > 100)
e46b8fb1 806 ret = SR_ERR;
94ba4bd6 807 else
e46b8fb1 808 ret = SR_OK;
28a35d8a 809 } else {
bd6fbf62 810 ret = SR_ERR_NA;
28a35d8a
HE
811 }
812
813 return ret;
814}
815
2c9c0df8 816static int config_list(int key, GVariant **data, const struct sr_dev_inst *sdi)
a1c743fc 817{
2c9c0df8
BV
818 GVariant *gvar;
819 GVariantBuilder gvb;
a1c743fc
BV
820
821 (void)sdi;
822
823 switch (key) {
9a6517d1 824 case SR_CONF_DEVICE_OPTIONS:
2c9c0df8
BV
825 *data = g_variant_new_fixed_array(G_VARIANT_TYPE_INT32,
826 hwcaps, ARRAY_SIZE(hwcaps), sizeof(int32_t));
9a6517d1 827 break;
a1c743fc 828 case SR_CONF_SAMPLERATE:
2c9c0df8
BV
829 g_variant_builder_init(&gvb, G_VARIANT_TYPE("a{sv}"));
830 gvar = g_variant_new_fixed_array(G_VARIANT_TYPE("t"), samplerates,
831 ARRAY_SIZE(samplerates), sizeof(uint64_t));
832 g_variant_builder_add(&gvb, "{sv}", "samplerates", gvar);
833 *data = g_variant_builder_end(&gvb);
a1c743fc 834 break;
c50277a6 835 case SR_CONF_TRIGGER_TYPE:
2c9c0df8 836 *data = g_variant_new_string(TRIGGER_TYPE);
c50277a6 837 break;
a1c743fc 838 default:
bd6fbf62 839 return SR_ERR_NA;
a1c743fc
BV
840 }
841
842 return SR_OK;
843}
844
36b1c8e6
HE
845/* Software trigger to determine exact trigger position. */
846static int get_trigger_offset(uint16_t *samples, uint16_t last_sample,
847 struct sigma_trigger *t)
848{
849 int i;
850
851 for (i = 0; i < 8; ++i) {
852 if (i > 0)
853 last_sample = samples[i-1];
854
855 /* Simple triggers. */
856 if ((samples[i] & t->simplemask) != t->simplevalue)
857 continue;
858
859 /* Rising edge. */
860 if ((last_sample & t->risingmask) != 0 || (samples[i] &
861 t->risingmask) != t->risingmask)
862 continue;
863
864 /* Falling edge. */
bdfc7a89
HE
865 if ((last_sample & t->fallingmask) != t->fallingmask ||
866 (samples[i] & t->fallingmask) != 0)
36b1c8e6
HE
867 continue;
868
869 break;
870 }
871
872 /* If we did not match, return original trigger pos. */
873 return i & 0x7;
874}
875
28a35d8a 876/*
fefa1800
UH
877 * Decode chunk of 1024 bytes, 64 clusters, 7 events per cluster.
878 * Each event is 20ns apart, and can contain multiple samples.
f78898e9
HE
879 *
880 * For 200 MHz, events contain 4 samples for each channel, spread 5 ns apart.
881 * For 100 MHz, events contain 2 samples for each channel, spread 10 ns apart.
882 * For 50 MHz and below, events contain one sample for each channel,
883 * spread 20 ns apart.
28a35d8a
HE
884 */
885static int decode_chunk_ts(uint8_t *buf, uint16_t *lastts,
88c51afe 886 uint16_t *lastsample, int triggerpos,
3cd3a20b 887 uint16_t limit_chunk, void *cb_data)
28a35d8a 888{
3cd3a20b 889 struct sr_dev_inst *sdi = cb_data;
0e1357e8 890 struct dev_context *devc = sdi->priv;
fefa1800 891 uint16_t tsdiff, ts;
0e1357e8 892 uint16_t samples[65536 * devc->samples_per_event];
b9c735a2 893 struct sr_datafeed_packet packet;
9c939c51 894 struct sr_datafeed_logic logic;
f78898e9 895 int i, j, k, l, numpad, tosend;
fefa1800 896 size_t n = 0, sent = 0;
0e1357e8 897 int clustersize = EVENTS_PER_CLUSTER * devc->samples_per_event;
fefa1800 898 uint16_t *event;
f78898e9 899 uint16_t cur_sample;
57bbf56b 900 int triggerts = -1;
ee492173 901
4ae1f451 902 /* Check if trigger is in this chunk. */
ee492173 903 if (triggerpos != -1) {
0e1357e8 904 if (devc->cur_samplerate <= SR_MHZ(50))
36b1c8e6 905 triggerpos -= EVENTS_PER_CLUSTER - 1;
ee492173
HE
906
907 if (triggerpos < 0)
908 triggerpos = 0;
57bbf56b 909
ee492173
HE
910 /* Find in which cluster the trigger occured. */
911 triggerts = triggerpos / 7;
912 }
28a35d8a 913
eec5275e 914 /* For each ts. */
28a35d8a 915 for (i = 0; i < 64; ++i) {
fefa1800 916 ts = *(uint16_t *) &buf[i * 16];
28a35d8a
HE
917 tsdiff = ts - *lastts;
918 *lastts = ts;
919
88c51afe
HE
920 /* Decode partial chunk. */
921 if (limit_chunk && ts > limit_chunk)
e46b8fb1 922 return SR_OK;
88c51afe 923
fefa1800 924 /* Pad last sample up to current point. */
0e1357e8 925 numpad = tsdiff * devc->samples_per_event - clustersize;
28a35d8a 926 if (numpad > 0) {
f78898e9
HE
927 for (j = 0; j < numpad; ++j)
928 samples[j] = *lastsample;
929
930 n = numpad;
28a35d8a
HE
931 }
932
57bbf56b
HE
933 /* Send samples between previous and this timestamp to sigrok. */
934 sent = 0;
935 while (sent < n) {
936 tosend = MIN(2048, n - sent);
937
5a2326a7 938 packet.type = SR_DF_LOGIC;
9c939c51
BV
939 packet.payload = &logic;
940 logic.length = tosend * sizeof(uint16_t);
941 logic.unitsize = 2;
942 logic.data = samples + sent;
3e9b7f9c 943 sr_session_send(devc->cb_data, &packet);
28a35d8a 944
57bbf56b
HE
945 sent += tosend;
946 }
947 n = 0;
948
949 event = (uint16_t *) &buf[i * 16 + 2];
f78898e9
HE
950 cur_sample = 0;
951
952 /* For each event in cluster. */
28a35d8a 953 for (j = 0; j < 7; ++j) {
f78898e9
HE
954
955 /* For each sample in event. */
0e1357e8 956 for (k = 0; k < devc->samples_per_event; ++k) {
f78898e9
HE
957 cur_sample = 0;
958
959 /* For each probe. */
0e1357e8 960 for (l = 0; l < devc->num_probes; ++l)
edca2c5c 961 cur_sample |= (!!(event[j] & (1 << (l *
0e1357e8 962 devc->samples_per_event + k)))) << l;
f78898e9
HE
963
964 samples[n++] = cur_sample;
28a35d8a
HE
965 }
966 }
967
eec5275e 968 /* Send data up to trigger point (if triggered). */
fefa1800 969 sent = 0;
57bbf56b
HE
970 if (i == triggerts) {
971 /*
36b1c8e6
HE
972 * Trigger is not always accurate to sample because of
973 * pipeline delay. However, it always triggers before
974 * the actual event. We therefore look at the next
975 * samples to pinpoint the exact position of the trigger.
57bbf56b 976 */
bdfc7a89 977 tosend = get_trigger_offset(samples, *lastsample,
0e1357e8 978 &devc->trigger);
57bbf56b
HE
979
980 if (tosend > 0) {
5a2326a7 981 packet.type = SR_DF_LOGIC;
9c939c51
BV
982 packet.payload = &logic;
983 logic.length = tosend * sizeof(uint16_t);
984 logic.unitsize = 2;
985 logic.data = samples;
3e9b7f9c 986 sr_session_send(devc->cb_data, &packet);
57bbf56b
HE
987
988 sent += tosend;
989 }
28a35d8a 990
5b5ea7c6 991 /* Only send trigger if explicitly enabled. */
0e1357e8 992 if (devc->use_triggers) {
5a2326a7 993 packet.type = SR_DF_TRIGGER;
3e9b7f9c 994 sr_session_send(devc->cb_data, &packet);
5b5ea7c6 995 }
28a35d8a 996 }
57bbf56b 997
eec5275e 998 /* Send rest of the chunk to sigrok. */
57bbf56b
HE
999 tosend = n - sent;
1000
abda62ce 1001 if (tosend > 0) {
5a2326a7 1002 packet.type = SR_DF_LOGIC;
9c939c51
BV
1003 packet.payload = &logic;
1004 logic.length = tosend * sizeof(uint16_t);
1005 logic.unitsize = 2;
1006 logic.data = samples + sent;
3e9b7f9c 1007 sr_session_send(devc->cb_data, &packet);
abda62ce 1008 }
ee492173
HE
1009
1010 *lastsample = samples[n - 1];
28a35d8a
HE
1011 }
1012
e46b8fb1 1013 return SR_OK;
28a35d8a
HE
1014}
1015
1f9813eb 1016static int receive_data(int fd, int revents, void *cb_data)
28a35d8a 1017{
1f9813eb 1018 struct sr_dev_inst *sdi = cb_data;
0e1357e8 1019 struct dev_context *devc = sdi->priv;
b9c735a2 1020 struct sr_datafeed_packet packet;
28a35d8a
HE
1021 const int chunks_per_read = 32;
1022 unsigned char buf[chunks_per_read * CHUNK_SIZE];
6aac7737 1023 int bufsz, numchunks, i, newchunks;
94ba4bd6 1024 uint64_t running_msec;
28a35d8a 1025 struct timeval tv;
28a35d8a 1026
cb93f8a9
UH
1027 (void)fd;
1028 (void)revents;
28a35d8a 1029
805919b0 1030 /* Get the current position. */
0e1357e8 1031 sigma_read_pos(&devc->state.stoppos, &devc->state.triggerpos, devc);
805919b0 1032
0e1357e8 1033 numchunks = (devc->state.stoppos + 511) / 512;
28a35d8a 1034
0e1357e8 1035 if (devc->state.state == SIGMA_IDLE)
805919b0 1036 return TRUE;
28a35d8a 1037
0e1357e8 1038 if (devc->state.state == SIGMA_CAPTURE) {
6aac7737
HE
1039 /* Check if the timer has expired, or memory is full. */
1040 gettimeofday(&tv, 0);
0e1357e8
BV
1041 running_msec = (tv.tv_sec - devc->start_tv.tv_sec) * 1000 +
1042 (tv.tv_usec - devc->start_tv.tv_usec) / 1000;
28a35d8a 1043
0e1357e8 1044 if (running_msec < devc->limit_msec && numchunks < 32767)
805919b0 1045 return TRUE; /* While capturing... */
e3fff420 1046 else
3ffb6964 1047 hw_dev_acquisition_stop(sdi, sdi);
6aac7737 1048
dc890b8f
UH
1049 }
1050
1051 if (devc->state.state == SIGMA_DOWNLOAD) {
0e1357e8 1052 if (devc->state.chunks_downloaded >= numchunks) {
6aac7737 1053 /* End of samples. */
5a2326a7 1054 packet.type = SR_DF_END;
3e9b7f9c 1055 sr_session_send(devc->cb_data, &packet);
6aac7737 1056
0e1357e8 1057 devc->state.state = SIGMA_IDLE;
f78898e9 1058
6aac7737
HE
1059 return TRUE;
1060 }
1061
1062 newchunks = MIN(chunks_per_read,
0e1357e8 1063 numchunks - devc->state.chunks_downloaded);
28a35d8a 1064
47f4f073 1065 sr_info("Downloading sample data: %.0f %%.",
0e1357e8 1066 100.0 * devc->state.chunks_downloaded / numchunks);
28a35d8a 1067
0e1357e8
BV
1068 bufsz = sigma_read_dram(devc->state.chunks_downloaded,
1069 newchunks, buf, devc);
719c5a93
UH
1070 /* TODO: Check bufsz. For now, just avoid compiler warnings. */
1071 (void)bufsz;
28a35d8a 1072
fefa1800 1073 /* Find first ts. */
0e1357e8
BV
1074 if (devc->state.chunks_downloaded == 0) {
1075 devc->state.lastts = *(uint16_t *) buf - 1;
1076 devc->state.lastsample = 0;
6aac7737 1077 }
28a35d8a 1078
fefa1800 1079 /* Decode chunks and send them to sigrok. */
28a35d8a 1080 for (i = 0; i < newchunks; ++i) {
88c51afe
HE
1081 int limit_chunk = 0;
1082
1083 /* The last chunk may potentially be only in part. */
0e1357e8 1084 if (devc->state.chunks_downloaded == numchunks - 1) {
88c51afe 1085 /* Find the last valid timestamp */
0e1357e8 1086 limit_chunk = devc->state.stoppos % 512 + devc->state.lastts;
88c51afe
HE
1087 }
1088
0e1357e8 1089 if (devc->state.chunks_downloaded + i == devc->state.triggerchunk)
57bbf56b 1090 decode_chunk_ts(buf + (i * CHUNK_SIZE),
0e1357e8
BV
1091 &devc->state.lastts,
1092 &devc->state.lastsample,
1093 devc->state.triggerpos & 0x1ff,
1f9813eb 1094 limit_chunk, sdi);
57bbf56b
HE
1095 else
1096 decode_chunk_ts(buf + (i * CHUNK_SIZE),
0e1357e8
BV
1097 &devc->state.lastts,
1098 &devc->state.lastsample,
1f9813eb 1099 -1, limit_chunk, sdi);
28a35d8a 1100
0e1357e8 1101 ++devc->state.chunks_downloaded;
88c51afe 1102 }
28a35d8a
HE
1103 }
1104
28a35d8a
HE
1105 return TRUE;
1106}
1107
c53d793f
HE
1108/* Build a LUT entry used by the trigger functions. */
1109static void build_lut_entry(uint16_t value, uint16_t mask, uint16_t *entry)
ee492173
HE
1110{
1111 int i, j, k, bit;
1112
f758d074 1113 /* For each quad probe. */
ee492173 1114 for (i = 0; i < 4; ++i) {
c53d793f 1115 entry[i] = 0xffff;
ee492173 1116
f758d074 1117 /* For each bit in LUT. */
ee492173
HE
1118 for (j = 0; j < 16; ++j)
1119
f758d074 1120 /* For each probe in quad. */
ee492173
HE
1121 for (k = 0; k < 4; ++k) {
1122 bit = 1 << (i * 4 + k);
1123
c53d793f
HE
1124 /* Set bit in entry */
1125 if ((mask & bit) &&
1126 ((!(value & bit)) !=
4ae1f451 1127 (!(j & (1 << k)))))
c53d793f 1128 entry[i] &= ~(1 << j);
ee492173
HE
1129 }
1130 }
c53d793f 1131}
ee492173 1132
c53d793f
HE
1133/* Add a logical function to LUT mask. */
1134static void add_trigger_function(enum triggerop oper, enum triggerfunc func,
1135 int index, int neg, uint16_t *mask)
1136{
1137 int i, j;
1138 int x[2][2], tmp, a, b, aset, bset, rset;
1139
1140 memset(x, 0, 4 * sizeof(int));
1141
1142 /* Trigger detect condition. */
1143 switch (oper) {
1144 case OP_LEVEL:
1145 x[0][1] = 1;
1146 x[1][1] = 1;
1147 break;
1148 case OP_NOT:
1149 x[0][0] = 1;
1150 x[1][0] = 1;
1151 break;
1152 case OP_RISE:
1153 x[0][1] = 1;
1154 break;
1155 case OP_FALL:
1156 x[1][0] = 1;
1157 break;
1158 case OP_RISEFALL:
1159 x[0][1] = 1;
1160 x[1][0] = 1;
1161 break;
1162 case OP_NOTRISE:
1163 x[1][1] = 1;
1164 x[0][0] = 1;
1165 x[1][0] = 1;
1166 break;
1167 case OP_NOTFALL:
1168 x[1][1] = 1;
1169 x[0][0] = 1;
1170 x[0][1] = 1;
1171 break;
1172 case OP_NOTRISEFALL:
1173 x[1][1] = 1;
1174 x[0][0] = 1;
1175 break;
1176 }
1177
1178 /* Transpose if neg is set. */
1179 if (neg) {
ea9cfed7 1180 for (i = 0; i < 2; ++i) {
c53d793f
HE
1181 for (j = 0; j < 2; ++j) {
1182 tmp = x[i][j];
1183 x[i][j] = x[1-i][1-j];
1184 x[1-i][1-j] = tmp;
1185 }
ea9cfed7 1186 }
c53d793f
HE
1187 }
1188
1189 /* Update mask with function. */
1190 for (i = 0; i < 16; ++i) {
1191 a = (i >> (2 * index + 0)) & 1;
1192 b = (i >> (2 * index + 1)) & 1;
1193
1194 aset = (*mask >> i) & 1;
1195 bset = x[b][a];
1196
1197 if (func == FUNC_AND || func == FUNC_NAND)
1198 rset = aset & bset;
1199 else if (func == FUNC_OR || func == FUNC_NOR)
1200 rset = aset | bset;
1201 else if (func == FUNC_XOR || func == FUNC_NXOR)
1202 rset = aset ^ bset;
1203
1204 if (func == FUNC_NAND || func == FUNC_NOR || func == FUNC_NXOR)
1205 rset = !rset;
1206
1207 *mask &= ~(1 << i);
1208
1209 if (rset)
1210 *mask |= 1 << i;
1211 }
1212}
1213
1214/*
1215 * Build trigger LUTs used by 50 MHz and lower sample rates for supporting
1216 * simple pin change and state triggers. Only two transitions (rise/fall) can be
1217 * set at any time, but a full mask and value can be set (0/1).
1218 */
0e1357e8 1219static int build_basic_trigger(struct triggerlut *lut, struct dev_context *devc)
c53d793f
HE
1220{
1221 int i,j;
4ae1f451 1222 uint16_t masks[2] = { 0, 0 };
c53d793f
HE
1223
1224 memset(lut, 0, sizeof(struct triggerlut));
1225
1226 /* Contant for simple triggers. */
1227 lut->m4 = 0xa000;
1228
1229 /* Value/mask trigger support. */
0e1357e8 1230 build_lut_entry(devc->trigger.simplevalue, devc->trigger.simplemask,
99965709 1231 lut->m2d);
c53d793f
HE
1232
1233 /* Rise/fall trigger support. */
1234 for (i = 0, j = 0; i < 16; ++i) {
0e1357e8
BV
1235 if (devc->trigger.risingmask & (1 << i) ||
1236 devc->trigger.fallingmask & (1 << i))
c53d793f
HE
1237 masks[j++] = 1 << i;
1238 }
1239
1240 build_lut_entry(masks[0], masks[0], lut->m0d);
1241 build_lut_entry(masks[1], masks[1], lut->m1d);
1242
1243 /* Add glue logic */
1244 if (masks[0] || masks[1]) {
1245 /* Transition trigger. */
0e1357e8 1246 if (masks[0] & devc->trigger.risingmask)
c53d793f 1247 add_trigger_function(OP_RISE, FUNC_OR, 0, 0, &lut->m3);
0e1357e8 1248 if (masks[0] & devc->trigger.fallingmask)
c53d793f 1249 add_trigger_function(OP_FALL, FUNC_OR, 0, 0, &lut->m3);
0e1357e8 1250 if (masks[1] & devc->trigger.risingmask)
c53d793f 1251 add_trigger_function(OP_RISE, FUNC_OR, 1, 0, &lut->m3);
0e1357e8 1252 if (masks[1] & devc->trigger.fallingmask)
c53d793f
HE
1253 add_trigger_function(OP_FALL, FUNC_OR, 1, 0, &lut->m3);
1254 } else {
1255 /* Only value/mask trigger. */
1256 lut->m3 = 0xffff;
1257 }
ee492173 1258
c53d793f 1259 /* Triggertype: event. */
ee492173
HE
1260 lut->params.selres = 3;
1261
e46b8fb1 1262 return SR_OK;
ee492173
HE
1263}
1264
3ffb6964
BV
1265static int hw_dev_acquisition_start(const struct sr_dev_inst *sdi,
1266 void *cb_data)
28a35d8a 1267{
0e1357e8 1268 struct dev_context *devc;
9ddb2a12 1269 struct clockselect_50 clockselect;
82957b65 1270 int frac, triggerpin, ret;
f4abaa9f 1271 uint8_t triggerselect = 0;
57bbf56b 1272 struct triggerinout triggerinout_conf;
ee492173 1273 struct triggerlut lut;
28a35d8a 1274
e73ffd42
BV
1275 if (sdi->status != SR_ST_ACTIVE)
1276 return SR_ERR_DEV_CLOSED;
1277
0e1357e8 1278 devc = sdi->priv;
28a35d8a 1279
014359e3 1280 if (configure_probes(sdi) != SR_OK) {
47f4f073 1281 sr_err("Failed to configure probes.");
014359e3
BV
1282 return SR_ERR;
1283 }
1284
ea9cfed7 1285 /* If the samplerate has not been set, default to 200 kHz. */
0e1357e8 1286 if (devc->cur_firmware == -1) {
82957b65
UH
1287 if ((ret = set_samplerate(sdi, SR_KHZ(200))) != SR_OK)
1288 return ret;
1289 }
e8397563 1290
eec5275e 1291 /* Enter trigger programming mode. */
0e1357e8 1292 sigma_set_register(WRITE_TRIGGER_SELECT1, 0x20, devc);
28a35d8a 1293
eec5275e 1294 /* 100 and 200 MHz mode. */
0e1357e8
BV
1295 if (devc->cur_samplerate >= SR_MHZ(100)) {
1296 sigma_set_register(WRITE_TRIGGER_SELECT1, 0x81, devc);
57bbf56b 1297
a42aec7f
HE
1298 /* Find which pin to trigger on from mask. */
1299 for (triggerpin = 0; triggerpin < 8; ++triggerpin)
0e1357e8 1300 if ((devc->trigger.risingmask | devc->trigger.fallingmask) &
a42aec7f
HE
1301 (1 << triggerpin))
1302 break;
1303
1304 /* Set trigger pin and light LED on trigger. */
1305 triggerselect = (1 << LEDSEL1) | (triggerpin & 0x7);
1306
1307 /* Default rising edge. */
0e1357e8 1308 if (devc->trigger.fallingmask)
a42aec7f 1309 triggerselect |= 1 << 3;
57bbf56b 1310
eec5275e 1311 /* All other modes. */
0e1357e8
BV
1312 } else if (devc->cur_samplerate <= SR_MHZ(50)) {
1313 build_basic_trigger(&lut, devc);
ee492173 1314
0e1357e8 1315 sigma_write_trigger_lut(&lut, devc);
57bbf56b
HE
1316
1317 triggerselect = (1 << LEDSEL1) | (1 << LEDSEL0);
1318 }
1319
eec5275e 1320 /* Setup trigger in and out pins to default values. */
57bbf56b
HE
1321 memset(&triggerinout_conf, 0, sizeof(struct triggerinout));
1322 triggerinout_conf.trgout_bytrigger = 1;
1323 triggerinout_conf.trgout_enable = 1;
1324
28a35d8a 1325 sigma_write_register(WRITE_TRIGGER_OPTION,
57bbf56b 1326 (uint8_t *) &triggerinout_conf,
0e1357e8 1327 sizeof(struct triggerinout), devc);
28a35d8a 1328
eec5275e 1329 /* Go back to normal mode. */
0e1357e8 1330 sigma_set_register(WRITE_TRIGGER_SELECT1, triggerselect, devc);
28a35d8a 1331
edca2c5c 1332 /* Set clock select register. */
0e1357e8 1333 if (devc->cur_samplerate == SR_MHZ(200))
edca2c5c 1334 /* Enable 4 probes. */
0e1357e8
BV
1335 sigma_set_register(WRITE_CLOCK_SELECT, 0xf0, devc);
1336 else if (devc->cur_samplerate == SR_MHZ(100))
edca2c5c 1337 /* Enable 8 probes. */
0e1357e8 1338 sigma_set_register(WRITE_CLOCK_SELECT, 0x00, devc);
edca2c5c
HE
1339 else {
1340 /*
9ddb2a12 1341 * 50 MHz mode (or fraction thereof). Any fraction down to
eec5275e 1342 * 50 MHz / 256 can be used, but is not supported by sigrok API.
edca2c5c 1343 */
0e1357e8 1344 frac = SR_MHZ(50) / devc->cur_samplerate - 1;
edca2c5c 1345
9ddb2a12
UH
1346 clockselect.async = 0;
1347 clockselect.fraction = frac;
1348 clockselect.disabled_probes = 0;
edca2c5c
HE
1349
1350 sigma_write_register(WRITE_CLOCK_SELECT,
9ddb2a12 1351 (uint8_t *) &clockselect,
0e1357e8 1352 sizeof(clockselect), devc);
edca2c5c
HE
1353 }
1354
fefa1800 1355 /* Setup maximum post trigger time. */
99965709 1356 sigma_set_register(WRITE_POST_TRIGGER,
0e1357e8 1357 (devc->capture_ratio * 255) / 100, devc);
28a35d8a 1358
eec5275e 1359 /* Start acqusition. */
0e1357e8
BV
1360 gettimeofday(&devc->start_tv, 0);
1361 sigma_set_register(WRITE_MODE, 0x0d, devc);
99965709 1362
3e9b7f9c 1363 devc->cb_data = cb_data;
28a35d8a 1364
3c36c403 1365 /* Send header packet to the session bus. */
4afdfd46 1366 std_session_send_df_header(cb_data, DRIVER_LOG_DOMAIN);
f366e86c 1367
f366e86c 1368 /* Add capture source. */
3ffb6964 1369 sr_source_add(0, G_IO_IN, 10, receive_data, (void *)sdi);
f366e86c 1370
0e1357e8 1371 devc->state.state = SIGMA_CAPTURE;
6aac7737 1372
e46b8fb1 1373 return SR_OK;
28a35d8a
HE
1374}
1375
69b07d14 1376static int hw_dev_acquisition_stop(struct sr_dev_inst *sdi, void *cb_data)
28a35d8a 1377{
0e1357e8 1378 struct dev_context *devc;
6aac7737
HE
1379 uint8_t modestatus;
1380
3cd3a20b 1381 (void)cb_data;
28a35d8a 1382
503c4afb
BV
1383 sr_source_remove(0);
1384
0e1357e8 1385 if (!(devc = sdi->priv)) {
47f4f073 1386 sr_err("%s: sdi->priv was NULL", __func__);
3010f21c
UH
1387 return SR_ERR_BUG;
1388 }
1389
fefa1800 1390 /* Stop acquisition. */
0e1357e8 1391 sigma_set_register(WRITE_MODE, 0x11, devc);
28a35d8a 1392
6aac7737 1393 /* Set SDRAM Read Enable. */
0e1357e8 1394 sigma_set_register(WRITE_MODE, 0x02, devc);
6aac7737
HE
1395
1396 /* Get the current position. */
0e1357e8 1397 sigma_read_pos(&devc->state.stoppos, &devc->state.triggerpos, devc);
6aac7737
HE
1398
1399 /* Check if trigger has fired. */
0e1357e8 1400 modestatus = sigma_get_register(READ_MODE, devc);
3010f21c 1401 if (modestatus & 0x20)
0e1357e8 1402 devc->state.triggerchunk = devc->state.triggerpos / 512;
3010f21c 1403 else
0e1357e8 1404 devc->state.triggerchunk = -1;
6aac7737 1405
0e1357e8 1406 devc->state.chunks_downloaded = 0;
6aac7737 1407
0e1357e8 1408 devc->state.state = SIGMA_DOWNLOAD;
3010f21c
UH
1409
1410 return SR_OK;
28a35d8a
HE
1411}
1412
c09f0b57 1413SR_PRIV struct sr_dev_driver asix_sigma_driver_info = {
e519ba86 1414 .name = "asix-sigma",
6352d030 1415 .longname = "ASIX SIGMA/SIGMA2",
e519ba86
UH
1416 .api_version = 1,
1417 .init = hw_init,
1418 .cleanup = hw_cleanup,
61136ea6 1419 .scan = hw_scan,
811deee4
BV
1420 .dev_list = hw_dev_list,
1421 .dev_clear = clear_instances,
035a1078
BV
1422 .config_get = config_get,
1423 .config_set = config_set,
a1c743fc 1424 .config_list = config_list,
e7eb703f
UH
1425 .dev_open = hw_dev_open,
1426 .dev_close = hw_dev_close,
6b3dfec8
UH
1427 .dev_acquisition_start = hw_dev_acquisition_start,
1428 .dev_acquisition_stop = hw_dev_acquisition_stop,
0e1357e8 1429 .priv = NULL,
28a35d8a 1430};