]> sigrok.org Git - libsigrok.git/blame - src/hardware/asix-sigma/protocol.c
Use std_session_send_df_trigger() where possible.
[libsigrok.git] / src / hardware / asix-sigma / protocol.c
CommitLineData
28a35d8a 1/*
50985c20 2 * This file is part of the libsigrok project.
28a35d8a 3 *
868501fa 4 * Copyright (C) 2010-2012 Håvard Espeland <gus@ping.uio.no>,
911f1834
UH
5 * Copyright (C) 2010 Martin Stensgård <mastensg@ping.uio.no>
6 * Copyright (C) 2010 Carl Henrik Lunde <chlunde@ping.uio.no>
28a35d8a
HE
7 *
8 * This program is free software: you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation, either version 3 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program. If not, see <http://www.gnu.org/licenses/>.
20 */
21
911f1834 22/*
6352d030 23 * ASIX SIGMA/SIGMA2 logic analyzer driver
911f1834
UH
24 */
25
6ec6c43b 26#include <config.h>
3ba56876 27#include "protocol.h"
28a35d8a 28
b1648dea
MV
29/*
30 * The ASIX Sigma supports arbitrary integer frequency divider in
31 * the 50MHz mode. The divider is in range 1...256 , allowing for
32 * very precise sampling rate selection. This driver supports only
33 * a subset of the sampling rates.
34 */
3ba56876 35SR_PRIV const uint64_t samplerates[] = {
b1648dea
MV
36 SR_KHZ(200), /* div=250 */
37 SR_KHZ(250), /* div=200 */
38 SR_KHZ(500), /* div=100 */
39 SR_MHZ(1), /* div=50 */
40 SR_MHZ(5), /* div=10 */
41 SR_MHZ(10), /* div=5 */
42 SR_MHZ(25), /* div=2 */
43 SR_MHZ(50), /* div=1 */
44 SR_MHZ(100), /* Special FW needed */
45 SR_MHZ(200), /* Special FW needed */
28a35d8a
HE
46};
47
4154a516 48SR_PRIV const size_t samplerates_count = ARRAY_SIZE(samplerates);
39c64c6a 49
4b25cbff 50static const char firmware_files[][24] = {
499b17e9 51 /* 50 MHz, supports 8 bit fractions */
8e2d6c9d 52 "asix-sigma-50.fw",
499b17e9 53 /* 100 MHz */
8e2d6c9d 54 "asix-sigma-100.fw",
499b17e9 55 /* 200 MHz */
8e2d6c9d 56 "asix-sigma-200.fw",
499b17e9 57 /* Synchronous clock from pin */
8e2d6c9d 58 "asix-sigma-50sync.fw",
499b17e9 59 /* Frequency counter */
8e2d6c9d 60 "asix-sigma-phasor.fw",
f6564c8d
HE
61};
62
0e1357e8 63static int sigma_read(void *buf, size_t size, struct dev_context *devc)
28a35d8a
HE
64{
65 int ret;
fefa1800 66
0e1357e8 67 ret = ftdi_read_data(&devc->ftdic, (unsigned char *)buf, size);
28a35d8a 68 if (ret < 0) {
47f4f073 69 sr_err("ftdi_read_data failed: %s",
0e1357e8 70 ftdi_get_error_string(&devc->ftdic));
28a35d8a
HE
71 }
72
73 return ret;
74}
75
0e1357e8 76static int sigma_write(void *buf, size_t size, struct dev_context *devc)
28a35d8a
HE
77{
78 int ret;
fefa1800 79
0e1357e8 80 ret = ftdi_write_data(&devc->ftdic, (unsigned char *)buf, size);
8ebad343 81 if (ret < 0)
47f4f073 82 sr_err("ftdi_write_data failed: %s",
0e1357e8 83 ftdi_get_error_string(&devc->ftdic));
8ebad343 84 else if ((size_t) ret != size)
47f4f073 85 sr_err("ftdi_write_data did not complete write.");
28a35d8a
HE
86
87 return ret;
88}
89
e8686e3a
AG
90/*
91 * NOTE: We chose the buffer size to be large enough to hold any write to the
92 * device. We still print a message just in case.
93 */
3ba56876 94SR_PRIV int sigma_write_register(uint8_t reg, uint8_t *data, size_t len,
95 struct dev_context *devc)
28a35d8a
HE
96{
97 size_t i;
e8686e3a 98 uint8_t buf[80];
28a35d8a
HE
99 int idx = 0;
100
7c86d853 101 if ((2 * len + 2) > sizeof(buf)) {
e8686e3a 102 sr_err("Attempted to write %zu bytes, but buffer is too small.",
7c86d853 103 len);
e8686e3a
AG
104 return SR_ERR_BUG;
105 }
106
28a35d8a
HE
107 buf[idx++] = REG_ADDR_LOW | (reg & 0xf);
108 buf[idx++] = REG_ADDR_HIGH | (reg >> 4);
109
0a1f7b09 110 for (i = 0; i < len; i++) {
28a35d8a
HE
111 buf[idx++] = REG_DATA_LOW | (data[i] & 0xf);
112 buf[idx++] = REG_DATA_HIGH_WRITE | (data[i] >> 4);
113 }
114
0e1357e8 115 return sigma_write(buf, idx, devc);
28a35d8a
HE
116}
117
3ba56876 118SR_PRIV int sigma_set_register(uint8_t reg, uint8_t value, struct dev_context *devc)
28a35d8a 119{
0e1357e8 120 return sigma_write_register(reg, &value, 1, devc);
28a35d8a
HE
121}
122
99965709 123static int sigma_read_register(uint8_t reg, uint8_t *data, size_t len,
0e1357e8 124 struct dev_context *devc)
28a35d8a
HE
125{
126 uint8_t buf[3];
fefa1800 127
28a35d8a
HE
128 buf[0] = REG_ADDR_LOW | (reg & 0xf);
129 buf[1] = REG_ADDR_HIGH | (reg >> 4);
28a35d8a
HE
130 buf[2] = REG_READ_ADDR;
131
0e1357e8 132 sigma_write(buf, sizeof(buf), devc);
28a35d8a 133
0e1357e8 134 return sigma_read(data, len, devc);
28a35d8a
HE
135}
136
99965709 137static int sigma_read_pos(uint32_t *stoppos, uint32_t *triggerpos,
0e1357e8 138 struct dev_context *devc)
28a35d8a
HE
139{
140 uint8_t buf[] = {
141 REG_ADDR_LOW | READ_TRIGGER_POS_LOW,
142
143 REG_READ_ADDR | NEXT_REG,
144 REG_READ_ADDR | NEXT_REG,
145 REG_READ_ADDR | NEXT_REG,
146 REG_READ_ADDR | NEXT_REG,
147 REG_READ_ADDR | NEXT_REG,
148 REG_READ_ADDR | NEXT_REG,
149 };
28a35d8a
HE
150 uint8_t result[6];
151
0e1357e8 152 sigma_write(buf, sizeof(buf), devc);
28a35d8a 153
0e1357e8 154 sigma_read(result, sizeof(result), devc);
28a35d8a
HE
155
156 *triggerpos = result[0] | (result[1] << 8) | (result[2] << 16);
157 *stoppos = result[3] | (result[4] << 8) | (result[5] << 16);
158
dc400817
GS
159 /*
160 * These "position" values point to after the event (end of
161 * capture data, trigger condition matched). This is why they
162 * get decremented here. Sample memory consists of 512-byte
163 * chunks with meta data in the upper 64 bytes. Thus when the
164 * decrements takes us into this upper part of the chunk, then
165 * further move backwards to the end of the chunk's data part.
166 */
57bbf56b 167 if ((--*stoppos & 0x1ff) == 0x1ff)
382cb19f 168 *stoppos -= 64;
dc400817 169 if ((--*triggerpos & 0x1ff) == 0x1ff)
382cb19f 170 *triggerpos -= 64;
57bbf56b 171
28a35d8a
HE
172 return 1;
173}
174
99965709 175static int sigma_read_dram(uint16_t startchunk, size_t numchunks,
0e1357e8 176 uint8_t *data, struct dev_context *devc)
28a35d8a
HE
177{
178 size_t i;
179 uint8_t buf[4096];
f06fb3e9 180 int idx;
28a35d8a 181
fefa1800 182 /* Send the startchunk. Index start with 1. */
f06fb3e9
GS
183 idx = 0;
184 buf[idx++] = startchunk >> 8;
185 buf[idx++] = startchunk & 0xff;
186 sigma_write_register(WRITE_MEMROW, buf, idx, devc);
28a35d8a 187
fefa1800 188 /* Read the DRAM. */
f06fb3e9 189 idx = 0;
28a35d8a
HE
190 buf[idx++] = REG_DRAM_BLOCK;
191 buf[idx++] = REG_DRAM_WAIT_ACK;
192
0a1f7b09 193 for (i = 0; i < numchunks; i++) {
fefa1800
UH
194 /* Alternate bit to copy from DRAM to cache. */
195 if (i != (numchunks - 1))
196 buf[idx++] = REG_DRAM_BLOCK | (((i + 1) % 2) << 4);
28a35d8a
HE
197
198 buf[idx++] = REG_DRAM_BLOCK_DATA | ((i % 2) << 4);
199
fefa1800 200 if (i != (numchunks - 1))
28a35d8a
HE
201 buf[idx++] = REG_DRAM_WAIT_ACK;
202 }
203
0e1357e8 204 sigma_write(buf, idx, devc);
28a35d8a 205
0e1357e8 206 return sigma_read(data, numchunks * CHUNK_SIZE, devc);
28a35d8a
HE
207}
208
4ae1f451 209/* Upload trigger look-up tables to Sigma. */
3ba56876 210SR_PRIV int sigma_write_trigger_lut(struct triggerlut *lut, struct dev_context *devc)
ee492173
HE
211{
212 int i;
213 uint8_t tmp[2];
214 uint16_t bit;
215
216 /* Transpose the table and send to Sigma. */
0a1f7b09 217 for (i = 0; i < 16; i++) {
ee492173
HE
218 bit = 1 << i;
219
220 tmp[0] = tmp[1] = 0;
221
222 if (lut->m2d[0] & bit)
223 tmp[0] |= 0x01;
224 if (lut->m2d[1] & bit)
225 tmp[0] |= 0x02;
226 if (lut->m2d[2] & bit)
227 tmp[0] |= 0x04;
228 if (lut->m2d[3] & bit)
229 tmp[0] |= 0x08;
230
231 if (lut->m3 & bit)
232 tmp[0] |= 0x10;
233 if (lut->m3s & bit)
234 tmp[0] |= 0x20;
235 if (lut->m4 & bit)
236 tmp[0] |= 0x40;
237
238 if (lut->m0d[0] & bit)
239 tmp[1] |= 0x01;
240 if (lut->m0d[1] & bit)
241 tmp[1] |= 0x02;
242 if (lut->m0d[2] & bit)
243 tmp[1] |= 0x04;
244 if (lut->m0d[3] & bit)
245 tmp[1] |= 0x08;
246
247 if (lut->m1d[0] & bit)
248 tmp[1] |= 0x10;
249 if (lut->m1d[1] & bit)
250 tmp[1] |= 0x20;
251 if (lut->m1d[2] & bit)
252 tmp[1] |= 0x40;
253 if (lut->m1d[3] & bit)
254 tmp[1] |= 0x80;
255
99965709 256 sigma_write_register(WRITE_TRIGGER_SELECT0, tmp, sizeof(tmp),
0e1357e8
BV
257 devc);
258 sigma_set_register(WRITE_TRIGGER_SELECT1, 0x30 | i, devc);
ee492173
HE
259 }
260
261 /* Send the parameters */
262 sigma_write_register(WRITE_TRIGGER_SELECT0, (uint8_t *) &lut->params,
0e1357e8 263 sizeof(lut->params), devc);
ee492173 264
e46b8fb1 265 return SR_OK;
ee492173
HE
266}
267
d5fa188a
MV
268/*
269 * Configure the FPGA for bitbang mode.
270 * This sequence is documented in section 2. of the ASIX Sigma programming
271 * manual. This sequence is necessary to configure the FPGA in the Sigma
272 * into Bitbang mode, in which it can be programmed with the firmware.
273 */
274static int sigma_fpga_init_bitbang(struct dev_context *devc)
275{
276 uint8_t suicide[] = {
277 0x84, 0x84, 0x88, 0x84, 0x88, 0x84, 0x88, 0x84,
278 };
279 uint8_t init_array[] = {
280 0x01, 0x03, 0x03, 0x01, 0x01, 0x01, 0x01, 0x01,
281 0x01, 0x01,
282 };
1a46cc62 283 int i, ret, timeout = (10 * 1000);
d5fa188a
MV
284 uint8_t data;
285
286 /* Section 2. part 1), do the FPGA suicide. */
287 sigma_write(suicide, sizeof(suicide), devc);
288 sigma_write(suicide, sizeof(suicide), devc);
289 sigma_write(suicide, sizeof(suicide), devc);
290 sigma_write(suicide, sizeof(suicide), devc);
291
292 /* Section 2. part 2), do pulse on D1. */
293 sigma_write(init_array, sizeof(init_array), devc);
294 ftdi_usb_purge_buffers(&devc->ftdic);
295
296 /* Wait until the FPGA asserts D6/INIT_B. */
297 for (i = 0; i < timeout; i++) {
298 ret = sigma_read(&data, 1, devc);
299 if (ret < 0)
300 return ret;
301 /* Test if pin D6 got asserted. */
302 if (data & (1 << 5))
303 return 0;
304 /* The D6 was not asserted yet, wait a bit. */
1a46cc62 305 g_usleep(10 * 1000);
d5fa188a
MV
306 }
307
308 return SR_ERR_TIMEOUT;
309}
310
64fe661b
MV
311/*
312 * Configure the FPGA for logic-analyzer mode.
313 */
314static int sigma_fpga_init_la(struct dev_context *devc)
315{
316 /* Initialize the logic analyzer mode. */
22f64ed8 317 uint8_t mode_regval = WMR_SDRAMINIT;
64fe661b 318 uint8_t logic_mode_start[] = {
011f1091 319 REG_ADDR_LOW | (READ_ID & 0xf),
84a6ed1a 320 REG_ADDR_HIGH | (READ_ID >> 4),
011f1091
MV
321 REG_READ_ADDR, /* Read ID register. */
322
323 REG_ADDR_LOW | (WRITE_TEST & 0xf),
324 REG_DATA_LOW | 0x5,
325 REG_DATA_HIGH_WRITE | 0x5,
326 REG_READ_ADDR, /* Read scratch register. */
327
328 REG_DATA_LOW | 0xa,
329 REG_DATA_HIGH_WRITE | 0xa,
330 REG_READ_ADDR, /* Read scratch register. */
331
332 REG_ADDR_LOW | (WRITE_MODE & 0xf),
22f64ed8
GS
333 REG_DATA_LOW | (mode_regval & 0xf),
334 REG_DATA_HIGH_WRITE | (mode_regval >> 4),
64fe661b
MV
335 };
336
337 uint8_t result[3];
338 int ret;
339
340 /* Initialize the logic analyzer mode. */
341 sigma_write(logic_mode_start, sizeof(logic_mode_start), devc);
342
011f1091 343 /* Expect a 3 byte reply since we issued three READ requests. */
64fe661b
MV
344 ret = sigma_read(result, 3, devc);
345 if (ret != 3)
346 goto err;
347
348 if (result[0] != 0xa6 || result[1] != 0x55 || result[2] != 0xaa)
349 goto err;
350
351 return SR_OK;
352err:
353 sr_err("Configuration failed. Invalid reply received.");
354 return SR_ERR;
355}
356
a80226bb
MV
357/*
358 * Read the firmware from a file and transform it into a series of bitbang
359 * pulses used to program the FPGA. Note that the *bb_cmd must be free()'d
360 * by the caller of this function.
361 */
8e2d6c9d 362static int sigma_fw_2_bitbang(struct sr_context *ctx, const char *name,
a80226bb
MV
363 uint8_t **bb_cmd, gsize *bb_cmd_size)
364{
8e2d6c9d
DE
365 size_t i, file_size, bb_size;
366 char *firmware;
a80226bb
MV
367 uint8_t *bb_stream, *bbs;
368 uint32_t imm;
369 int bit, v;
370 int ret = SR_OK;
371
387825dc 372 /* Retrieve the on-disk firmware file content. */
8e2d6c9d
DE
373 firmware = sr_resource_load(ctx, SR_RESOURCE_FIRMWARE,
374 name, &file_size, 256 * 1024);
375 if (!firmware)
376 return SR_ERR;
a80226bb 377
387825dc 378 /* Unscramble the file content (XOR with "random" sequence). */
a80226bb
MV
379 imm = 0x3f6df2ab;
380 for (i = 0; i < file_size; i++) {
381 imm = (imm + 0xa853753) % 177 + (imm * 0x8034052);
382 firmware[i] ^= imm & 0xff;
383 }
384
385 /*
387825dc
GS
386 * Generate a sequence of bitbang samples. With two samples per
387 * FPGA configuration bit, providing the level for the DIN signal
388 * as well as two edges for CCLK. See Xilinx UG332 for details
389 * ("slave serial" mode).
390 *
391 * Note that CCLK is inverted in hardware. That's why the
392 * respective bit is first set and then cleared in the bitbang
393 * sample sets. So that the DIN level will be stable when the
394 * data gets sampled at the rising CCLK edge, and the signals'
395 * setup time constraint will be met.
396 *
397 * The caller will put the FPGA into download mode, will send
398 * the bitbang samples, and release the allocated memory.
a80226bb 399 */
a80226bb
MV
400 bb_size = file_size * 8 * 2;
401 bb_stream = (uint8_t *)g_try_malloc(bb_size);
402 if (!bb_stream) {
403 sr_err("%s: Failed to allocate bitbang stream", __func__);
404 ret = SR_ERR_MALLOC;
405 goto exit;
406 }
a80226bb
MV
407 bbs = bb_stream;
408 for (i = 0; i < file_size; i++) {
409 for (bit = 7; bit >= 0; bit--) {
410 v = (firmware[i] & (1 << bit)) ? 0x40 : 0x00;
411 *bbs++ = v | 0x01;
412 *bbs++ = v;
413 }
414 }
415
416 /* The transformation completed successfully, return the result. */
417 *bb_cmd = bb_stream;
418 *bb_cmd_size = bb_size;
419
420exit:
8e2d6c9d 421 g_free(firmware);
a80226bb
MV
422 return ret;
423}
424
8e2d6c9d
DE
425static int upload_firmware(struct sr_context *ctx,
426 int firmware_idx, struct dev_context *devc)
28a35d8a
HE
427{
428 int ret;
429 unsigned char *buf;
430 unsigned char pins;
431 size_t buf_size;
a9016883 432 const char *firmware;
a9016883
GS
433
434 /* Avoid downloading the same firmware multiple times. */
4b25cbff 435 firmware = firmware_files[firmware_idx];
a9016883
GS
436 if (devc->cur_firmware == firmware_idx) {
437 sr_info("Not uploading firmware file '%s' again.", firmware);
438 return SR_OK;
439 }
28a35d8a 440
1f4f98e0 441 ret = ftdi_set_bitmode(&devc->ftdic, 0xdf, BITMODE_BITBANG);
8bbf7627 442 if (ret < 0) {
47f4f073 443 sr_err("ftdi_set_bitmode failed: %s",
1f4f98e0 444 ftdi_get_error_string(&devc->ftdic));
7bcf2168 445 return SR_ERR;
28a35d8a
HE
446 }
447
fefa1800 448 /* Four times the speed of sigmalogan - Works well. */
1f4f98e0 449 ret = ftdi_set_baudrate(&devc->ftdic, 750 * 1000);
8bbf7627 450 if (ret < 0) {
47f4f073 451 sr_err("ftdi_set_baudrate failed: %s",
1f4f98e0 452 ftdi_get_error_string(&devc->ftdic));
7bcf2168 453 return SR_ERR;
28a35d8a
HE
454 }
455
d5fa188a
MV
456 /* Initialize the FPGA for firmware upload. */
457 ret = sigma_fpga_init_bitbang(devc);
458 if (ret)
459 return ret;
28a35d8a 460
9ddb2a12 461 /* Prepare firmware. */
8e2d6c9d 462 ret = sigma_fw_2_bitbang(ctx, firmware, &buf, &buf_size);
8bbf7627 463 if (ret != SR_OK) {
f3f19d11 464 sr_err("An error occurred while reading the firmware: %s",
499b17e9 465 firmware);
b53738ba 466 return ret;
28a35d8a
HE
467 }
468
f3f19d11 469 /* Upload firmware. */
499b17e9 470 sr_info("Uploading firmware file '%s'.", firmware);
0e1357e8 471 sigma_write(buf, buf_size, devc);
28a35d8a
HE
472
473 g_free(buf);
474
1f4f98e0 475 ret = ftdi_set_bitmode(&devc->ftdic, 0x00, BITMODE_RESET);
8bbf7627 476 if (ret < 0) {
47f4f073 477 sr_err("ftdi_set_bitmode failed: %s",
1f4f98e0 478 ftdi_get_error_string(&devc->ftdic));
e46b8fb1 479 return SR_ERR;
28a35d8a
HE
480 }
481
1f4f98e0 482 ftdi_usb_purge_buffers(&devc->ftdic);
28a35d8a 483
fefa1800 484 /* Discard garbage. */
29b66a2e 485 while (sigma_read(&pins, 1, devc) == 1)
28a35d8a
HE
486 ;
487
64fe661b
MV
488 /* Initialize the FPGA for logic-analyzer mode. */
489 ret = sigma_fpga_init_la(devc);
490 if (ret != SR_OK)
491 return ret;
28a35d8a 492
0e1357e8 493 devc->cur_firmware = firmware_idx;
f6564c8d 494
47f4f073 495 sr_info("Firmware uploaded.");
e3fff420 496
e46b8fb1 497 return SR_OK;
f6564c8d
HE
498}
499
9a0a606a
GS
500/*
501 * Sigma doesn't support limiting the number of samples, so we have to
502 * translate the number and the samplerate to an elapsed time.
503 *
504 * In addition we need to ensure that the last data cluster has passed
505 * the hardware pipeline, and became available to the PC side. With RLE
506 * compression up to 327ms could pass before another cluster accumulates
507 * at 200kHz samplerate when input pins don't change.
508 */
509SR_PRIV uint64_t sigma_limit_samples_to_msec(const struct dev_context *devc,
510 uint64_t limit_samples)
511{
512 uint64_t limit_msec;
513 uint64_t worst_cluster_time_ms;
514
515 limit_msec = limit_samples * 1000 / devc->cur_samplerate;
516 worst_cluster_time_ms = 65536 * 1000 / devc->cur_samplerate;
517 /*
518 * One cluster time is not enough to flush pipeline when sampling
519 * grounded pins with 1 sample limit at 200kHz. Hence the 2* fix.
520 */
521 return limit_msec + 2 * worst_cluster_time_ms;
522}
523
3ba56876 524SR_PRIV int sigma_set_samplerate(const struct sr_dev_inst *sdi, uint64_t samplerate)
f6564c8d 525{
2c9c0df8 526 struct dev_context *devc;
8e2d6c9d 527 struct drv_context *drvc;
4154a516 528 size_t i;
2c9c0df8 529 int ret;
ac9534f4 530 int num_channels;
f6564c8d 531
2c9c0df8 532 devc = sdi->priv;
8e2d6c9d 533 drvc = sdi->driver->context;
f4abaa9f
UH
534 ret = SR_OK;
535
2f7e529c 536 /* Reject rates that are not in the list of supported rates. */
4154a516 537 for (i = 0; i < samplerates_count; i++) {
2c9c0df8 538 if (samplerates[i] == samplerate)
f6564c8d
HE
539 break;
540 }
4154a516 541 if (i >= samplerates_count || samplerates[i] == 0)
e46b8fb1 542 return SR_ERR_SAMPLERATE;
f6564c8d 543
2f7e529c
GS
544 /*
545 * Depending on the samplerates of 200/100/50- MHz, specific
546 * firmware is required and higher rates might limit the set
547 * of available channels.
548 */
ac9534f4 549 num_channels = devc->num_channels;
59df0c77 550 if (samplerate <= SR_MHZ(50)) {
8e2d6c9d 551 ret = upload_firmware(drvc->sr_ctx, 0, devc);
ac9534f4 552 num_channels = 16;
6b2d3385 553 } else if (samplerate == SR_MHZ(100)) {
8e2d6c9d 554 ret = upload_firmware(drvc->sr_ctx, 1, devc);
ac9534f4 555 num_channels = 8;
6b2d3385 556 } else if (samplerate == SR_MHZ(200)) {
8e2d6c9d 557 ret = upload_firmware(drvc->sr_ctx, 2, devc);
ac9534f4 558 num_channels = 4;
f78898e9 559 }
f6564c8d 560
2f7e529c
GS
561 /*
562 * Derive the sample period from the sample rate as well as the
563 * number of samples that the device will communicate within
564 * an "event" (memory organization internal to the device).
565 */
6b2d3385 566 if (ret == SR_OK) {
ac9534f4 567 devc->num_channels = num_channels;
6b2d3385 568 devc->cur_samplerate = samplerate;
6b2d3385
BV
569 devc->samples_per_event = 16 / devc->num_channels;
570 devc->state.state = SIGMA_IDLE;
571 }
f6564c8d 572
2f7e529c
GS
573 /*
574 * Support for "limit_samples" is implemented by stopping
575 * acquisition after a corresponding period of time.
576 * Re-calculate that period of time, in case the limit is
577 * set first and the samplerate gets (re-)configured later.
578 */
579 if (ret == SR_OK && devc->limit_samples) {
580 uint64_t msecs;
9a0a606a 581 msecs = sigma_limit_samples_to_msec(devc, devc->limit_samples);
2f7e529c
GS
582 devc->limit_msec = msecs;
583 }
584
e8397563 585 return ret;
28a35d8a
HE
586}
587
c53d793f
HE
588/*
589 * In 100 and 200 MHz mode, only a single pin rising/falling can be
590 * set as trigger. In other modes, two rising/falling triggers can be set,
ba7dd8bb 591 * in addition to value/mask trigger for any number of channels.
c53d793f
HE
592 *
593 * The Sigma supports complex triggers using boolean expressions, but this
594 * has not been implemented yet.
595 */
3ba56876 596SR_PRIV int sigma_convert_trigger(const struct sr_dev_inst *sdi)
57bbf56b 597{
39c64c6a
BV
598 struct dev_context *devc;
599 struct sr_trigger *trigger;
600 struct sr_trigger_stage *stage;
601 struct sr_trigger_match *match;
602 const GSList *l, *m;
603 int channelbit, trigger_set;
57bbf56b 604
39c64c6a 605 devc = sdi->priv;
0e1357e8 606 memset(&devc->trigger, 0, sizeof(struct sigma_trigger));
0812c40e 607 if (!(trigger = sr_session_trigger_get(sdi->session)))
39c64c6a
BV
608 return SR_OK;
609
610 trigger_set = 0;
611 for (l = trigger->stages; l; l = l->next) {
612 stage = l->data;
613 for (m = stage->matches; m; m = m->next) {
614 match = m->data;
615 if (!match->channel->enabled)
616 /* Ignore disabled channels with a trigger. */
617 continue;
618 channelbit = 1 << (match->channel->index);
619 if (devc->cur_samplerate >= SR_MHZ(100)) {
620 /* Fast trigger support. */
621 if (trigger_set) {
622 sr_err("Only a single pin trigger is "
623 "supported in 100 and 200MHz mode.");
624 return SR_ERR;
625 }
626 if (match->match == SR_TRIGGER_FALLING)
627 devc->trigger.fallingmask |= channelbit;
628 else if (match->match == SR_TRIGGER_RISING)
629 devc->trigger.risingmask |= channelbit;
630 else {
631 sr_err("Only rising/falling trigger is "
632 "supported in 100 and 200MHz mode.");
633 return SR_ERR;
634 }
eec5275e 635
0a1f7b09 636 trigger_set++;
39c64c6a
BV
637 } else {
638 /* Simple trigger support (event). */
639 if (match->match == SR_TRIGGER_ONE) {
640 devc->trigger.simplevalue |= channelbit;
641 devc->trigger.simplemask |= channelbit;
8ebad343 642 } else if (match->match == SR_TRIGGER_ZERO) {
39c64c6a
BV
643 devc->trigger.simplevalue &= ~channelbit;
644 devc->trigger.simplemask |= channelbit;
8ebad343 645 } else if (match->match == SR_TRIGGER_FALLING) {
39c64c6a 646 devc->trigger.fallingmask |= channelbit;
0a1f7b09 647 trigger_set++;
8ebad343 648 } else if (match->match == SR_TRIGGER_RISING) {
39c64c6a 649 devc->trigger.risingmask |= channelbit;
0a1f7b09 650 trigger_set++;
39c64c6a
BV
651 }
652
653 /*
654 * Actually, Sigma supports 2 rising/falling triggers,
655 * but they are ORed and the current trigger syntax
656 * does not permit ORed triggers.
657 */
658 if (trigger_set > 1) {
659 sr_err("Only 1 rising/falling trigger "
660 "is supported.");
661 return SR_ERR;
662 }
ee492173 663 }
ee492173 664 }
57bbf56b
HE
665 }
666
e46b8fb1 667 return SR_OK;
57bbf56b
HE
668}
669
36b1c8e6 670/* Software trigger to determine exact trigger position. */
5fc01191 671static int get_trigger_offset(uint8_t *samples, uint16_t last_sample,
36b1c8e6
HE
672 struct sigma_trigger *t)
673{
674 int i;
5fc01191 675 uint16_t sample = 0;
36b1c8e6 676
0a1f7b09 677 for (i = 0; i < 8; i++) {
36b1c8e6 678 if (i > 0)
5fc01191
MV
679 last_sample = sample;
680 sample = samples[2 * i] | (samples[2 * i + 1] << 8);
36b1c8e6
HE
681
682 /* Simple triggers. */
5fc01191 683 if ((sample & t->simplemask) != t->simplevalue)
36b1c8e6
HE
684 continue;
685
686 /* Rising edge. */
5fc01191
MV
687 if (((last_sample & t->risingmask) != 0) ||
688 ((sample & t->risingmask) != t->risingmask))
36b1c8e6
HE
689 continue;
690
691 /* Falling edge. */
bdfc7a89 692 if ((last_sample & t->fallingmask) != t->fallingmask ||
5fc01191 693 (sample & t->fallingmask) != 0)
36b1c8e6
HE
694 continue;
695
696 break;
697 }
698
699 /* If we did not match, return original trigger pos. */
700 return i & 0x7;
701}
702
3513d965
MV
703/*
704 * Return the timestamp of "DRAM cluster".
705 */
706static uint16_t sigma_dram_cluster_ts(struct sigma_dram_cluster *cluster)
707{
708 return (cluster->timestamp_hi << 8) | cluster->timestamp_lo;
709}
710
0498f743
GS
711/*
712 * Return one 16bit data entity of a DRAM cluster at the specified index.
713 */
714static uint16_t sigma_dram_cluster_data(struct sigma_dram_cluster *cl, int idx)
715{
716 uint16_t sample;
717
718 sample = 0;
719 sample |= cl->samples[idx].sample_lo << 0;
720 sample |= cl->samples[idx].sample_hi << 8;
3281cf59 721 sample = (sample >> 8) | (sample << 8);
0498f743
GS
722 return sample;
723}
724
85c032e4
GS
725/*
726 * Deinterlace sample data that was retrieved at 100MHz samplerate.
727 * One 16bit item contains two samples of 8bits each. The bits of
728 * multiple samples are interleaved.
729 */
730static uint16_t sigma_deinterlace_100mhz_data(uint16_t indata, int idx)
731{
732 uint16_t outdata;
733
734 indata >>= idx;
735 outdata = 0;
736 outdata |= (indata >> (0 * 2 - 0)) & (1 << 0);
737 outdata |= (indata >> (1 * 2 - 1)) & (1 << 1);
738 outdata |= (indata >> (2 * 2 - 2)) & (1 << 2);
739 outdata |= (indata >> (3 * 2 - 3)) & (1 << 3);
740 outdata |= (indata >> (4 * 2 - 4)) & (1 << 4);
741 outdata |= (indata >> (5 * 2 - 5)) & (1 << 5);
742 outdata |= (indata >> (6 * 2 - 6)) & (1 << 6);
743 outdata |= (indata >> (7 * 2 - 7)) & (1 << 7);
744 return outdata;
745}
746
747/*
748 * Deinterlace sample data that was retrieved at 200MHz samplerate.
749 * One 16bit item contains four samples of 4bits each. The bits of
750 * multiple samples are interleaved.
751 */
752static uint16_t sigma_deinterlace_200mhz_data(uint16_t indata, int idx)
753{
754 uint16_t outdata;
755
756 indata >>= idx;
757 outdata = 0;
758 outdata |= (indata >> (0 * 4 - 0)) & (1 << 0);
759 outdata |= (indata >> (1 * 4 - 1)) & (1 << 1);
760 outdata |= (indata >> (2 * 4 - 2)) & (1 << 2);
761 outdata |= (indata >> (3 * 4 - 3)) & (1 << 3);
762 return outdata;
763}
764
0498f743
GS
765static void store_sr_sample(uint8_t *samples, int idx, uint16_t data)
766{
767 samples[2 * idx + 0] = (data >> 0) & 0xff;
768 samples[2 * idx + 1] = (data >> 8) & 0xff;
769}
770
735ed8a1
GS
771/*
772 * Local wrapper around sr_session_send() calls. Make sure to not send
773 * more samples to the session's datafeed than what was requested by a
774 * previously configured (optional) sample count.
775 */
776static void sigma_session_send(struct sr_dev_inst *sdi,
777 struct sr_datafeed_packet *packet)
778{
779 struct dev_context *devc;
780 struct sr_datafeed_logic *logic;
781 uint64_t send_now;
782
783 devc = sdi->priv;
784 if (devc->limit_samples) {
785 logic = (void *)packet->payload;
786 send_now = logic->length / logic->unitsize;
787 if (devc->sent_samples + send_now > devc->limit_samples) {
788 send_now = devc->limit_samples - devc->sent_samples;
789 logic->length = send_now * logic->unitsize;
790 }
791 if (!send_now)
792 return;
793 devc->sent_samples += send_now;
794 }
795
796 sr_session_send(sdi, packet);
797}
798
85c032e4
GS
799/*
800 * This size translates to: event count (1K events per cluster), times
801 * the sample width (unitsize, 16bits per event), times the maximum
802 * number of samples per event.
803 */
804#define SAMPLES_BUFFER_SIZE (1024 * 2 * 4)
805
23239b5c
MV
806static void sigma_decode_dram_cluster(struct sigma_dram_cluster *dram_cluster,
807 unsigned int events_in_cluster,
1e23158b 808 unsigned int triggered,
23239b5c
MV
809 struct sr_dev_inst *sdi)
810{
811 struct dev_context *devc = sdi->priv;
812 struct sigma_state *ss = &devc->state;
813 struct sr_datafeed_packet packet;
814 struct sr_datafeed_logic logic;
85c032e4
GS
815 uint16_t tsdiff, ts, sample, item16;
816 uint8_t samples[SAMPLES_BUFFER_SIZE];
817 uint8_t *send_ptr;
818 size_t send_count, trig_count;
23239b5c 819 unsigned int i;
85c032e4 820 int j;
23239b5c 821
23239b5c
MV
822 ts = sigma_dram_cluster_ts(dram_cluster);
823 tsdiff = ts - ss->lastts;
a44b3b3f 824 ss->lastts = ts + EVENTS_PER_CLUSTER;
23239b5c
MV
825
826 packet.type = SR_DF_LOGIC;
827 packet.payload = &logic;
828 logic.unitsize = 2;
829 logic.data = samples;
830
831 /*
468f17f2
GS
832 * If this cluster is not adjacent to the previously received
833 * cluster, then send the appropriate number of samples with the
834 * previous values to the sigrok session. This "decodes RLE".
23239b5c 835 */
a44b3b3f 836 for (ts = 0; ts < tsdiff; ts++) {
23239b5c 837 i = ts % 1024;
0498f743 838 store_sr_sample(samples, i, ss->lastsample);
23239b5c
MV
839
840 /*
841 * If we have 1024 samples ready or we're at the
842 * end of submitting the padding samples, submit
85c032e4
GS
843 * the packet to Sigrok. Since constant data is
844 * sent, duplication of data for rates above 50MHz
845 * is simple.
23239b5c 846 */
a44b3b3f 847 if ((i == 1023) || (ts == tsdiff - 1)) {
23239b5c 848 logic.length = (i + 1) * logic.unitsize;
85c032e4 849 for (j = 0; j < devc->samples_per_event; j++)
735ed8a1 850 sigma_session_send(sdi, &packet);
23239b5c
MV
851 }
852 }
853
854 /*
855 * Parse the samples in current cluster and prepare them
85c032e4
GS
856 * to be submitted to Sigrok. Cope with memory layouts that
857 * vary with the samplerate.
23239b5c 858 */
85c032e4
GS
859 send_ptr = &samples[0];
860 send_count = 0;
0498f743 861 sample = 0;
23239b5c 862 for (i = 0; i < events_in_cluster; i++) {
85c032e4
GS
863 item16 = sigma_dram_cluster_data(dram_cluster, i);
864 if (devc->cur_samplerate == SR_MHZ(200)) {
865 sample = sigma_deinterlace_200mhz_data(item16, 0);
866 store_sr_sample(samples, send_count++, sample);
867 sample = sigma_deinterlace_200mhz_data(item16, 1);
868 store_sr_sample(samples, send_count++, sample);
869 sample = sigma_deinterlace_200mhz_data(item16, 2);
870 store_sr_sample(samples, send_count++, sample);
871 sample = sigma_deinterlace_200mhz_data(item16, 3);
872 store_sr_sample(samples, send_count++, sample);
873 } else if (devc->cur_samplerate == SR_MHZ(100)) {
874 sample = sigma_deinterlace_100mhz_data(item16, 0);
875 store_sr_sample(samples, send_count++, sample);
876 sample = sigma_deinterlace_100mhz_data(item16, 1);
877 store_sr_sample(samples, send_count++, sample);
878 } else {
879 sample = item16;
880 store_sr_sample(samples, send_count++, sample);
881 }
23239b5c
MV
882 }
883
de3f7acb
GS
884 /*
885 * If a trigger position applies, then provide the datafeed with
886 * the first part of data up to that position, then send the
887 * trigger marker.
888 */
23239b5c 889 int trigger_offset = 0;
1e23158b 890 if (triggered) {
23239b5c
MV
891 /*
892 * Trigger is not always accurate to sample because of
893 * pipeline delay. However, it always triggers before
894 * the actual event. We therefore look at the next
895 * samples to pinpoint the exact position of the trigger.
896 */
897 trigger_offset = get_trigger_offset(samples,
898 ss->lastsample, &devc->trigger);
899
900 if (trigger_offset > 0) {
85c032e4 901 trig_count = trigger_offset * devc->samples_per_event;
23239b5c 902 packet.type = SR_DF_LOGIC;
85c032e4 903 logic.length = trig_count * logic.unitsize;
735ed8a1 904 sigma_session_send(sdi, &packet);
85c032e4
GS
905 send_ptr += trig_count * logic.unitsize;
906 send_count -= trig_count;
23239b5c
MV
907 }
908
909 /* Only send trigger if explicitly enabled. */
0fa71943
UH
910 if (devc->use_triggers)
911 std_session_send_df_trigger(sdi);
23239b5c
MV
912 }
913
de3f7acb
GS
914 /*
915 * Send the data after the trigger, or all of the received data
916 * if no trigger position applies.
917 */
85c032e4 918 if (send_count) {
23239b5c 919 packet.type = SR_DF_LOGIC;
85c032e4
GS
920 logic.length = send_count * logic.unitsize;
921 logic.data = send_ptr;
735ed8a1 922 sigma_session_send(sdi, &packet);
23239b5c
MV
923 }
924
0498f743 925 ss->lastsample = sample;
23239b5c
MV
926}
927
28a35d8a 928/*
fefa1800
UH
929 * Decode chunk of 1024 bytes, 64 clusters, 7 events per cluster.
930 * Each event is 20ns apart, and can contain multiple samples.
f78898e9
HE
931 *
932 * For 200 MHz, events contain 4 samples for each channel, spread 5 ns apart.
933 * For 100 MHz, events contain 2 samples for each channel, spread 10 ns apart.
934 * For 50 MHz and below, events contain one sample for each channel,
935 * spread 20 ns apart.
28a35d8a 936 */
1e23158b
MV
937static int decode_chunk_ts(struct sigma_dram_line *dram_line,
938 uint16_t events_in_line,
939 uint32_t trigger_event,
102f1239 940 struct sr_dev_inst *sdi)
28a35d8a 941{
3628074d 942 struct sigma_dram_cluster *dram_cluster;
f06fb3e9
GS
943 struct dev_context *devc;
944 unsigned int clusters_in_line;
5fc01191 945 unsigned int events_in_cluster;
23239b5c 946 unsigned int i;
f06fb3e9
GS
947 uint32_t trigger_cluster, triggered;
948
949 devc = sdi->priv;
950 clusters_in_line = events_in_line;
951 clusters_in_line += EVENTS_PER_CLUSTER - 1;
952 clusters_in_line /= EVENTS_PER_CLUSTER;
953 trigger_cluster = ~0;
954 triggered = 0;
ee492173 955
4ae1f451 956 /* Check if trigger is in this chunk. */
1e23158b
MV
957 if (trigger_event < (64 * 7)) {
958 if (devc->cur_samplerate <= SR_MHZ(50)) {
959 trigger_event -= MIN(EVENTS_PER_CLUSTER - 1,
960 trigger_event);
961 }
57bbf56b 962
f3f19d11 963 /* Find in which cluster the trigger occurred. */
1e23158b 964 trigger_cluster = trigger_event / EVENTS_PER_CLUSTER;
ee492173 965 }
28a35d8a 966
5fc01191
MV
967 /* For each full DRAM cluster. */
968 for (i = 0; i < clusters_in_line; i++) {
3628074d 969 dram_cluster = &dram_line->cluster[i];
5fc01191 970
5fc01191 971 /* The last cluster might not be full. */
23239b5c
MV
972 if ((i == clusters_in_line - 1) &&
973 (events_in_line % EVENTS_PER_CLUSTER)) {
5fc01191 974 events_in_cluster = events_in_line % EVENTS_PER_CLUSTER;
23239b5c 975 } else {
5fc01191 976 events_in_cluster = EVENTS_PER_CLUSTER;
abda62ce 977 }
ee492173 978
1e23158b
MV
979 triggered = (i == trigger_cluster);
980 sigma_decode_dram_cluster(dram_cluster, events_in_cluster,
981 triggered, sdi);
28a35d8a
HE
982 }
983
e46b8fb1 984 return SR_OK;
28a35d8a
HE
985}
986
6057d9fa 987static int download_capture(struct sr_dev_inst *sdi)
28a35d8a 988{
e15e5873 989 const uint32_t chunks_per_read = 32;
f06fb3e9
GS
990
991 struct dev_context *devc;
fd830beb 992 struct sigma_dram_line *dram_line;
c6648b66 993 int bufsz;
462fe786 994 uint32_t stoppos, triggerpos;
6057d9fa 995 uint8_t modestatus;
c6648b66
MV
996 uint32_t i;
997 uint32_t dl_lines_total, dl_lines_curr, dl_lines_done;
74d453ab 998 uint32_t dl_first_line, dl_line;
f06fb3e9
GS
999 uint32_t dl_events_in_line;
1000 uint32_t trg_line, trg_event;
1001
1002 devc = sdi->priv;
1003 dl_events_in_line = 64 * 7;
c6648b66 1004
6868626b 1005 sr_info("Downloading sample data.");
dde0175d 1006 devc->state.state = SIGMA_DOWNLOAD;
6868626b 1007
22f64ed8
GS
1008 /*
1009 * Ask the hardware to stop data acquisition. Reception of the
1010 * FORCESTOP request makes the hardware "disable RLE" (store
1011 * clusters to DRAM regardless of whether pin state changes) and
1012 * raise the POSTTRIGGERED flag.
1013 */
1014 sigma_set_register(WRITE_MODE, WMR_FORCESTOP | WMR_SDRAMWRITEEN, devc);
1015 do {
f73b00b6 1016 if (sigma_read_register(READ_MODE, &modestatus, 1, devc) != 1) {
bfa79fbd 1017 sr_err("failed while waiting for RMR_POSTTRIGGERED bit");
f73b00b6
DT
1018 return FALSE;
1019 }
22f64ed8 1020 } while (!(modestatus & RMR_POSTTRIGGERED));
6057d9fa
MV
1021
1022 /* Set SDRAM Read Enable. */
22f64ed8 1023 sigma_set_register(WRITE_MODE, WMR_SDRAMREADEN, devc);
6057d9fa
MV
1024
1025 /* Get the current position. */
462fe786 1026 sigma_read_pos(&stoppos, &triggerpos, devc);
6057d9fa
MV
1027
1028 /* Check if trigger has fired. */
f73b00b6 1029 if (sigma_read_register(READ_MODE, &modestatus, 1, devc) != 1) {
bfa79fbd 1030 sr_err("failed to read READ_MODE register");
f73b00b6
DT
1031 return FALSE;
1032 }
dc400817
GS
1033 trg_line = ~0;
1034 trg_event = ~0;
22f64ed8 1035 if (modestatus & RMR_TRIGGERED) {
c6648b66 1036 trg_line = triggerpos >> 9;
1e23158b
MV
1037 trg_event = triggerpos & 0x1ff;
1038 }
6057d9fa 1039
735ed8a1
GS
1040 devc->sent_samples = 0;
1041
c6648b66 1042 /*
74d453ab
GS
1043 * Determine how many "DRAM lines" of 1024 bytes each we need to
1044 * retrieve from the Sigma hardware, so that we have a complete
1045 * set of samples. Note that the last line need not contain 64
1046 * clusters, it might be partially filled only.
1047 *
1048 * When RMR_ROUND is set, the circular buffer in DRAM has wrapped
1049 * around. Since the status of the very next line is uncertain in
1050 * that case, we skip it and start reading from the next line. The
1051 * circular buffer has 32K lines (0x8000).
c6648b66
MV
1052 */
1053 dl_lines_total = (stoppos >> 9) + 1;
74d453ab
GS
1054 if (modestatus & RMR_ROUND) {
1055 dl_first_line = dl_lines_total + 1;
1056 dl_lines_total = 0x8000 - 2;
1057 } else {
1058 dl_first_line = 0;
1059 }
44081095
DT
1060 dram_line = g_try_malloc0(chunks_per_read * sizeof(*dram_line));
1061 if (!dram_line)
1062 return FALSE;
c6648b66 1063 dl_lines_done = 0;
c6648b66
MV
1064 while (dl_lines_total > dl_lines_done) {
1065 /* We can download only up-to 32 DRAM lines in one go! */
547c4cdc 1066 dl_lines_curr = MIN(chunks_per_read, dl_lines_total - dl_lines_done);
6868626b 1067
74d453ab
GS
1068 dl_line = dl_first_line + dl_lines_done;
1069 dl_line %= 0x8000;
1070 bufsz = sigma_read_dram(dl_line, dl_lines_curr,
f41a4cae 1071 (uint8_t *)dram_line, devc);
c6648b66
MV
1072 /* TODO: Check bufsz. For now, just avoid compiler warnings. */
1073 (void)bufsz;
6868626b 1074
c6648b66
MV
1075 /* This is the first DRAM line, so find the initial timestamp. */
1076 if (dl_lines_done == 0) {
3513d965
MV
1077 devc->state.lastts =
1078 sigma_dram_cluster_ts(&dram_line[0].cluster[0]);
c6648b66 1079 devc->state.lastsample = 0;
6868626b
BV
1080 }
1081
c6648b66 1082 for (i = 0; i < dl_lines_curr; i++) {
1e23158b 1083 uint32_t trigger_event = ~0;
c6648b66
MV
1084 /* The last "DRAM line" can be only partially full. */
1085 if (dl_lines_done + i == dl_lines_total - 1)
46641fac 1086 dl_events_in_line = stoppos & 0x1ff;
c6648b66 1087
e69ad48e 1088 /* Test if the trigger happened on this line. */
c6648b66 1089 if (dl_lines_done + i == trg_line)
1e23158b 1090 trigger_event = trg_event;
e69ad48e 1091
1e23158b
MV
1092 decode_chunk_ts(dram_line + i, dl_events_in_line,
1093 trigger_event, sdi);
c6648b66 1094 }
6868626b 1095
c6648b66 1096 dl_lines_done += dl_lines_curr;
6868626b 1097 }
dde0175d 1098 g_free(dram_line);
6868626b 1099
bee2b016 1100 std_session_send_df_end(sdi);
6057d9fa 1101
dde0175d 1102 devc->state.state = SIGMA_IDLE;
d2f7c417 1103 sr_dev_acquisition_stop(sdi);
6057d9fa
MV
1104
1105 return TRUE;
6868626b
BV
1106}
1107
d4051930 1108/*
74d453ab
GS
1109 * Periodically check the Sigma status when in CAPTURE mode. This routine
1110 * checks whether the configured sample count or sample time have passed,
1111 * and will stop acquisition and download the acquired samples.
d4051930
MV
1112 */
1113static int sigma_capture_mode(struct sr_dev_inst *sdi)
6868626b 1114{
f06fb3e9 1115 struct dev_context *devc;
94ba4bd6 1116 uint64_t running_msec;
2f425a56 1117 uint64_t current_time;
28a35d8a 1118
f06fb3e9
GS
1119 devc = sdi->priv;
1120
74d453ab
GS
1121 /*
1122 * Check if the selected sampling duration passed. Sample count
1123 * limits are covered by this enforced timeout as well.
1124 */
2f425a56
GS
1125 current_time = g_get_monotonic_time();
1126 running_msec = (current_time - devc->start_time) / 1000;
00c86508 1127 if (running_msec >= devc->limit_msec)
6057d9fa 1128 return download_capture(sdi);
00c86508 1129
d4051930
MV
1130 return TRUE;
1131}
28a35d8a 1132
3ba56876 1133SR_PRIV int sigma_receive_data(int fd, int revents, void *cb_data)
d4051930
MV
1134{
1135 struct sr_dev_inst *sdi;
1136 struct dev_context *devc;
88c51afe 1137
d4051930
MV
1138 (void)fd;
1139 (void)revents;
88c51afe 1140
d4051930
MV
1141 sdi = cb_data;
1142 devc = sdi->priv;
1143
1144 if (devc->state.state == SIGMA_IDLE)
1145 return TRUE;
1146
dde0175d
GS
1147 /*
1148 * When the application has requested to stop the acquisition,
1149 * then immediately start downloading sample data. Otherwise
1150 * keep checking configured limits which will terminate the
1151 * acquisition and initiate download.
1152 */
1153 if (devc->state.state == SIGMA_STOPPING)
1154 return download_capture(sdi);
d4051930
MV
1155 if (devc->state.state == SIGMA_CAPTURE)
1156 return sigma_capture_mode(sdi);
28a35d8a 1157
28a35d8a
HE
1158 return TRUE;
1159}
1160
c53d793f
HE
1161/* Build a LUT entry used by the trigger functions. */
1162static void build_lut_entry(uint16_t value, uint16_t mask, uint16_t *entry)
ee492173
HE
1163{
1164 int i, j, k, bit;
1165
ba7dd8bb 1166 /* For each quad channel. */
0a1f7b09 1167 for (i = 0; i < 4; i++) {
c53d793f 1168 entry[i] = 0xffff;
ee492173 1169
f758d074 1170 /* For each bit in LUT. */
0a1f7b09 1171 for (j = 0; j < 16; j++)
ee492173 1172
ba7dd8bb 1173 /* For each channel in quad. */
0a1f7b09 1174 for (k = 0; k < 4; k++) {
ee492173
HE
1175 bit = 1 << (i * 4 + k);
1176
c53d793f 1177 /* Set bit in entry */
0a1f7b09
UH
1178 if ((mask & bit) && ((!(value & bit)) !=
1179 (!(j & (1 << k)))))
c53d793f 1180 entry[i] &= ~(1 << j);
ee492173
HE
1181 }
1182 }
c53d793f 1183}
ee492173 1184
c53d793f
HE
1185/* Add a logical function to LUT mask. */
1186static void add_trigger_function(enum triggerop oper, enum triggerfunc func,
1187 int index, int neg, uint16_t *mask)
1188{
1189 int i, j;
1190 int x[2][2], tmp, a, b, aset, bset, rset;
1191
1192 memset(x, 0, 4 * sizeof(int));
1193
1194 /* Trigger detect condition. */
1195 switch (oper) {
1196 case OP_LEVEL:
1197 x[0][1] = 1;
1198 x[1][1] = 1;
1199 break;
1200 case OP_NOT:
1201 x[0][0] = 1;
1202 x[1][0] = 1;
1203 break;
1204 case OP_RISE:
1205 x[0][1] = 1;
1206 break;
1207 case OP_FALL:
1208 x[1][0] = 1;
1209 break;
1210 case OP_RISEFALL:
1211 x[0][1] = 1;
1212 x[1][0] = 1;
1213 break;
1214 case OP_NOTRISE:
1215 x[1][1] = 1;
1216 x[0][0] = 1;
1217 x[1][0] = 1;
1218 break;
1219 case OP_NOTFALL:
1220 x[1][1] = 1;
1221 x[0][0] = 1;
1222 x[0][1] = 1;
1223 break;
1224 case OP_NOTRISEFALL:
1225 x[1][1] = 1;
1226 x[0][0] = 1;
1227 break;
1228 }
1229
1230 /* Transpose if neg is set. */
1231 if (neg) {
0a1f7b09
UH
1232 for (i = 0; i < 2; i++) {
1233 for (j = 0; j < 2; j++) {
c53d793f 1234 tmp = x[i][j];
0a1f7b09
UH
1235 x[i][j] = x[1 - i][1 - j];
1236 x[1 - i][1 - j] = tmp;
c53d793f 1237 }
ea9cfed7 1238 }
c53d793f
HE
1239 }
1240
1241 /* Update mask with function. */
0a1f7b09 1242 for (i = 0; i < 16; i++) {
c53d793f
HE
1243 a = (i >> (2 * index + 0)) & 1;
1244 b = (i >> (2 * index + 1)) & 1;
1245
1246 aset = (*mask >> i) & 1;
1247 bset = x[b][a];
1248
382cb19f 1249 rset = 0;
c53d793f
HE
1250 if (func == FUNC_AND || func == FUNC_NAND)
1251 rset = aset & bset;
1252 else if (func == FUNC_OR || func == FUNC_NOR)
1253 rset = aset | bset;
1254 else if (func == FUNC_XOR || func == FUNC_NXOR)
1255 rset = aset ^ bset;
1256
1257 if (func == FUNC_NAND || func == FUNC_NOR || func == FUNC_NXOR)
1258 rset = !rset;
1259
1260 *mask &= ~(1 << i);
1261
1262 if (rset)
1263 *mask |= 1 << i;
1264 }
1265}
1266
1267/*
1268 * Build trigger LUTs used by 50 MHz and lower sample rates for supporting
1269 * simple pin change and state triggers. Only two transitions (rise/fall) can be
1270 * set at any time, but a full mask and value can be set (0/1).
1271 */
3ba56876 1272SR_PRIV int sigma_build_basic_trigger(struct triggerlut *lut, struct dev_context *devc)
c53d793f
HE
1273{
1274 int i,j;
4ae1f451 1275 uint16_t masks[2] = { 0, 0 };
c53d793f
HE
1276
1277 memset(lut, 0, sizeof(struct triggerlut));
1278
f3f19d11 1279 /* Constant for simple triggers. */
c53d793f
HE
1280 lut->m4 = 0xa000;
1281
1282 /* Value/mask trigger support. */
0e1357e8 1283 build_lut_entry(devc->trigger.simplevalue, devc->trigger.simplemask,
99965709 1284 lut->m2d);
c53d793f
HE
1285
1286 /* Rise/fall trigger support. */
0a1f7b09 1287 for (i = 0, j = 0; i < 16; i++) {
0e1357e8
BV
1288 if (devc->trigger.risingmask & (1 << i) ||
1289 devc->trigger.fallingmask & (1 << i))
c53d793f
HE
1290 masks[j++] = 1 << i;
1291 }
1292
1293 build_lut_entry(masks[0], masks[0], lut->m0d);
1294 build_lut_entry(masks[1], masks[1], lut->m1d);
1295
1296 /* Add glue logic */
1297 if (masks[0] || masks[1]) {
1298 /* Transition trigger. */
0e1357e8 1299 if (masks[0] & devc->trigger.risingmask)
c53d793f 1300 add_trigger_function(OP_RISE, FUNC_OR, 0, 0, &lut->m3);
0e1357e8 1301 if (masks[0] & devc->trigger.fallingmask)
c53d793f 1302 add_trigger_function(OP_FALL, FUNC_OR, 0, 0, &lut->m3);
0e1357e8 1303 if (masks[1] & devc->trigger.risingmask)
c53d793f 1304 add_trigger_function(OP_RISE, FUNC_OR, 1, 0, &lut->m3);
0e1357e8 1305 if (masks[1] & devc->trigger.fallingmask)
c53d793f
HE
1306 add_trigger_function(OP_FALL, FUNC_OR, 1, 0, &lut->m3);
1307 } else {
1308 /* Only value/mask trigger. */
1309 lut->m3 = 0xffff;
1310 }
ee492173 1311
c53d793f 1312 /* Triggertype: event. */
ee492173
HE
1313 lut->params.selres = 3;
1314
e46b8fb1 1315 return SR_OK;
ee492173 1316}