]> sigrok.org Git - libsigrok.git/blame - src/hardware/asix-sigma/protocol.c
asix-sigma: rephrase submission of logic data to session feed
[libsigrok.git] / src / hardware / asix-sigma / protocol.c
CommitLineData
28a35d8a 1/*
50985c20 2 * This file is part of the libsigrok project.
28a35d8a 3 *
868501fa 4 * Copyright (C) 2010-2012 Håvard Espeland <gus@ping.uio.no>,
911f1834
UH
5 * Copyright (C) 2010 Martin Stensgård <mastensg@ping.uio.no>
6 * Copyright (C) 2010 Carl Henrik Lunde <chlunde@ping.uio.no>
28a35d8a
HE
7 *
8 * This program is free software: you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation, either version 3 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program. If not, see <http://www.gnu.org/licenses/>.
20 */
21
911f1834 22/*
6352d030 23 * ASIX SIGMA/SIGMA2 logic analyzer driver
911f1834
UH
24 */
25
6ec6c43b 26#include <config.h>
3ba56876 27#include "protocol.h"
28a35d8a 28
b1648dea
MV
29/*
30 * The ASIX Sigma supports arbitrary integer frequency divider in
31 * the 50MHz mode. The divider is in range 1...256 , allowing for
32 * very precise sampling rate selection. This driver supports only
33 * a subset of the sampling rates.
34 */
3ba56876 35SR_PRIV const uint64_t samplerates[] = {
b1648dea
MV
36 SR_KHZ(200), /* div=250 */
37 SR_KHZ(250), /* div=200 */
38 SR_KHZ(500), /* div=100 */
39 SR_MHZ(1), /* div=50 */
40 SR_MHZ(5), /* div=10 */
41 SR_MHZ(10), /* div=5 */
42 SR_MHZ(25), /* div=2 */
43 SR_MHZ(50), /* div=1 */
44 SR_MHZ(100), /* Special FW needed */
45 SR_MHZ(200), /* Special FW needed */
28a35d8a
HE
46};
47
4154a516 48SR_PRIV const size_t samplerates_count = ARRAY_SIZE(samplerates);
39c64c6a 49
742368a2
GS
50static const char *firmware_files[] = {
51 "asix-sigma-50.fw", /* Up to 50MHz sample rate, 8bit divider. */
52 "asix-sigma-100.fw", /* 100MHz sample rate, fixed. */
53 "asix-sigma-200.fw", /* 200MHz sample rate, fixed. */
54 "asix-sigma-50sync.fw", /* Synchronous clock from external pin. */
55 "asix-sigma-phasor.fw", /* Frequency counter. */
f6564c8d
HE
56};
57
742368a2
GS
58#define SIGMA_FIRMWARE_SIZE_LIMIT (256 * 1024)
59
0e1357e8 60static int sigma_read(void *buf, size_t size, struct dev_context *devc)
28a35d8a
HE
61{
62 int ret;
fefa1800 63
0e1357e8 64 ret = ftdi_read_data(&devc->ftdic, (unsigned char *)buf, size);
28a35d8a 65 if (ret < 0) {
47f4f073 66 sr_err("ftdi_read_data failed: %s",
0e1357e8 67 ftdi_get_error_string(&devc->ftdic));
28a35d8a
HE
68 }
69
70 return ret;
71}
72
0e1357e8 73static int sigma_write(void *buf, size_t size, struct dev_context *devc)
28a35d8a
HE
74{
75 int ret;
fefa1800 76
0e1357e8 77 ret = ftdi_write_data(&devc->ftdic, (unsigned char *)buf, size);
8ebad343 78 if (ret < 0)
47f4f073 79 sr_err("ftdi_write_data failed: %s",
0e1357e8 80 ftdi_get_error_string(&devc->ftdic));
8ebad343 81 else if ((size_t) ret != size)
47f4f073 82 sr_err("ftdi_write_data did not complete write.");
28a35d8a
HE
83
84 return ret;
85}
86
e8686e3a
AG
87/*
88 * NOTE: We chose the buffer size to be large enough to hold any write to the
89 * device. We still print a message just in case.
90 */
3ba56876 91SR_PRIV int sigma_write_register(uint8_t reg, uint8_t *data, size_t len,
92 struct dev_context *devc)
28a35d8a
HE
93{
94 size_t i;
e8686e3a 95 uint8_t buf[80];
28a35d8a
HE
96 int idx = 0;
97
7c86d853 98 if ((2 * len + 2) > sizeof(buf)) {
e8686e3a 99 sr_err("Attempted to write %zu bytes, but buffer is too small.",
7c86d853 100 len);
e8686e3a
AG
101 return SR_ERR_BUG;
102 }
103
28a35d8a
HE
104 buf[idx++] = REG_ADDR_LOW | (reg & 0xf);
105 buf[idx++] = REG_ADDR_HIGH | (reg >> 4);
106
0a1f7b09 107 for (i = 0; i < len; i++) {
28a35d8a
HE
108 buf[idx++] = REG_DATA_LOW | (data[i] & 0xf);
109 buf[idx++] = REG_DATA_HIGH_WRITE | (data[i] >> 4);
110 }
111
0e1357e8 112 return sigma_write(buf, idx, devc);
28a35d8a
HE
113}
114
3ba56876 115SR_PRIV int sigma_set_register(uint8_t reg, uint8_t value, struct dev_context *devc)
28a35d8a 116{
0e1357e8 117 return sigma_write_register(reg, &value, 1, devc);
28a35d8a
HE
118}
119
99965709 120static int sigma_read_register(uint8_t reg, uint8_t *data, size_t len,
0e1357e8 121 struct dev_context *devc)
28a35d8a
HE
122{
123 uint8_t buf[3];
fefa1800 124
28a35d8a
HE
125 buf[0] = REG_ADDR_LOW | (reg & 0xf);
126 buf[1] = REG_ADDR_HIGH | (reg >> 4);
28a35d8a
HE
127 buf[2] = REG_READ_ADDR;
128
0e1357e8 129 sigma_write(buf, sizeof(buf), devc);
28a35d8a 130
0e1357e8 131 return sigma_read(data, len, devc);
28a35d8a
HE
132}
133
99965709 134static int sigma_read_pos(uint32_t *stoppos, uint32_t *triggerpos,
0e1357e8 135 struct dev_context *devc)
28a35d8a 136{
07411a60
GS
137 /*
138 * Read 6 registers starting at trigger position LSB.
139 * Which yields two 24bit counter values.
140 */
28a35d8a
HE
141 uint8_t buf[] = {
142 REG_ADDR_LOW | READ_TRIGGER_POS_LOW,
07411a60
GS
143 REG_READ_ADDR | REG_ADDR_INC,
144 REG_READ_ADDR | REG_ADDR_INC,
145 REG_READ_ADDR | REG_ADDR_INC,
146 REG_READ_ADDR | REG_ADDR_INC,
147 REG_READ_ADDR | REG_ADDR_INC,
148 REG_READ_ADDR | REG_ADDR_INC,
28a35d8a 149 };
28a35d8a
HE
150 uint8_t result[6];
151
0e1357e8 152 sigma_write(buf, sizeof(buf), devc);
28a35d8a 153
0e1357e8 154 sigma_read(result, sizeof(result), devc);
28a35d8a
HE
155
156 *triggerpos = result[0] | (result[1] << 8) | (result[2] << 16);
157 *stoppos = result[3] | (result[4] << 8) | (result[5] << 16);
158
dc400817
GS
159 /*
160 * These "position" values point to after the event (end of
161 * capture data, trigger condition matched). This is why they
162 * get decremented here. Sample memory consists of 512-byte
163 * chunks with meta data in the upper 64 bytes. Thus when the
164 * decrements takes us into this upper part of the chunk, then
165 * further move backwards to the end of the chunk's data part.
2c33b092
GS
166 *
167 * TODO Re-consider the above comment's validity. It's true
168 * that a 1024byte row contains 512 u16 entities, of which 64
169 * are timestamps and 448 are events with sample data. It's not
170 * true that 64bytes of metadata reside at the top of a 512byte
171 * block in a row.
172 *
173 * TODO Use ROW_MASK and CLUSTERS_PER_ROW here?
dc400817 174 */
57bbf56b 175 if ((--*stoppos & 0x1ff) == 0x1ff)
382cb19f 176 *stoppos -= 64;
dc400817 177 if ((--*triggerpos & 0x1ff) == 0x1ff)
382cb19f 178 *triggerpos -= 64;
57bbf56b 179
28a35d8a
HE
180 return 1;
181}
182
99965709 183static int sigma_read_dram(uint16_t startchunk, size_t numchunks,
0e1357e8 184 uint8_t *data, struct dev_context *devc)
28a35d8a 185{
28a35d8a 186 uint8_t buf[4096];
f06fb3e9 187 int idx;
07411a60
GS
188 size_t chunk;
189 int sel;
190 gboolean is_last;
28a35d8a 191
07411a60 192 /* Communicate DRAM start address (memory row, aka samples line). */
f06fb3e9
GS
193 idx = 0;
194 buf[idx++] = startchunk >> 8;
195 buf[idx++] = startchunk & 0xff;
196 sigma_write_register(WRITE_MEMROW, buf, idx, devc);
28a35d8a 197
07411a60
GS
198 /*
199 * Access DRAM content. Fetch from DRAM to FPGA's internal RAM,
200 * then transfer via USB. Interleave the FPGA's DRAM access and
201 * USB transfer, use alternating buffers (0/1) in the process.
202 */
f06fb3e9 203 idx = 0;
28a35d8a
HE
204 buf[idx++] = REG_DRAM_BLOCK;
205 buf[idx++] = REG_DRAM_WAIT_ACK;
07411a60
GS
206 for (chunk = 0; chunk < numchunks; chunk++) {
207 sel = chunk % 2;
208 is_last = chunk == numchunks - 1;
209 if (!is_last)
210 buf[idx++] = REG_DRAM_BLOCK | REG_DRAM_SEL_BOOL(!sel);
211 buf[idx++] = REG_DRAM_BLOCK_DATA | REG_DRAM_SEL_BOOL(sel);
212 if (!is_last)
28a35d8a
HE
213 buf[idx++] = REG_DRAM_WAIT_ACK;
214 }
0e1357e8 215 sigma_write(buf, idx, devc);
28a35d8a 216
2c33b092 217 return sigma_read(data, numchunks * ROW_LENGTH_BYTES, devc);
28a35d8a
HE
218}
219
4ae1f451 220/* Upload trigger look-up tables to Sigma. */
3ba56876 221SR_PRIV int sigma_write_trigger_lut(struct triggerlut *lut, struct dev_context *devc)
ee492173
HE
222{
223 int i;
224 uint8_t tmp[2];
225 uint16_t bit;
226
227 /* Transpose the table and send to Sigma. */
0a1f7b09 228 for (i = 0; i < 16; i++) {
ee492173
HE
229 bit = 1 << i;
230
231 tmp[0] = tmp[1] = 0;
232
233 if (lut->m2d[0] & bit)
234 tmp[0] |= 0x01;
235 if (lut->m2d[1] & bit)
236 tmp[0] |= 0x02;
237 if (lut->m2d[2] & bit)
238 tmp[0] |= 0x04;
239 if (lut->m2d[3] & bit)
240 tmp[0] |= 0x08;
241
242 if (lut->m3 & bit)
243 tmp[0] |= 0x10;
244 if (lut->m3s & bit)
245 tmp[0] |= 0x20;
246 if (lut->m4 & bit)
247 tmp[0] |= 0x40;
248
249 if (lut->m0d[0] & bit)
250 tmp[1] |= 0x01;
251 if (lut->m0d[1] & bit)
252 tmp[1] |= 0x02;
253 if (lut->m0d[2] & bit)
254 tmp[1] |= 0x04;
255 if (lut->m0d[3] & bit)
256 tmp[1] |= 0x08;
257
258 if (lut->m1d[0] & bit)
259 tmp[1] |= 0x10;
260 if (lut->m1d[1] & bit)
261 tmp[1] |= 0x20;
262 if (lut->m1d[2] & bit)
263 tmp[1] |= 0x40;
264 if (lut->m1d[3] & bit)
265 tmp[1] |= 0x80;
266
9fb4c632 267 sigma_write_register(WRITE_TRIGGER_SELECT, tmp, sizeof(tmp),
0e1357e8 268 devc);
9fb4c632 269 sigma_set_register(WRITE_TRIGGER_SELECT2, 0x30 | i, devc);
ee492173
HE
270 }
271
272 /* Send the parameters */
9fb4c632 273 sigma_write_register(WRITE_TRIGGER_SELECT, (uint8_t *) &lut->params,
0e1357e8 274 sizeof(lut->params), devc);
ee492173 275
e46b8fb1 276 return SR_OK;
ee492173
HE
277}
278
d5fa188a 279/*
dc0906e2
GS
280 * See Xilinx UG332 for Spartan-3 FPGA configuration. The SIGMA device
281 * uses FTDI bitbang mode for netlist download in slave serial mode.
282 * (LATER: The OMEGA device's cable contains a more capable FTDI chip
283 * and uses MPSSE mode for bitbang. -- Can we also use FT232H in FT245
284 * compatible bitbang mode? For maximum code re-use and reduced libftdi
285 * dependency? See section 3.5.5 of FT232H: D0 clk, D1 data (out), D2
286 * data (in), D3 select, D4-7 GPIOL. See section 3.5.7 for MCU FIFO.)
287 *
288 * 750kbps rate (four times the speed of sigmalogan) works well for
289 * netlist download. All pins except INIT_B are output pins during
290 * configuration download.
291 *
292 * Some pins are inverted as a byproduct of level shifting circuitry.
293 * That's why high CCLK level (from the cable's point of view) is idle
294 * from the FPGA's perspective.
295 *
296 * The vendor's literature discusses a "suicide sequence" which ends
297 * regular FPGA execution and should be sent before entering bitbang
298 * mode and sending configuration data. Set D7 and toggle D2, D3, D4
299 * a few times.
300 */
301#define BB_PIN_CCLK (1 << 0) /* D0, CCLK */
302#define BB_PIN_PROG (1 << 1) /* D1, PROG */
303#define BB_PIN_D2 (1 << 2) /* D2, (part of) SUICIDE */
304#define BB_PIN_D3 (1 << 3) /* D3, (part of) SUICIDE */
305#define BB_PIN_D4 (1 << 4) /* D4, (part of) SUICIDE (unused?) */
306#define BB_PIN_INIT (1 << 5) /* D5, INIT, input pin */
307#define BB_PIN_DIN (1 << 6) /* D6, DIN */
308#define BB_PIN_D7 (1 << 7) /* D7, (part of) SUICIDE */
309
310#define BB_BITRATE (750 * 1000)
311#define BB_PINMASK (0xff & ~BB_PIN_INIT)
312
313/*
314 * Initiate slave serial mode for configuration download. Which is done
315 * by pulsing PROG_B and sensing INIT_B. Make sure CCLK is idle before
316 * initiating the configuration download. Run a "suicide sequence" first
317 * to terminate the regular FPGA operation before reconfiguration.
d5fa188a
MV
318 */
319static int sigma_fpga_init_bitbang(struct dev_context *devc)
320{
321 uint8_t suicide[] = {
dc0906e2
GS
322 BB_PIN_D7 | BB_PIN_D2,
323 BB_PIN_D7 | BB_PIN_D2,
324 BB_PIN_D7 | BB_PIN_D3,
325 BB_PIN_D7 | BB_PIN_D2,
326 BB_PIN_D7 | BB_PIN_D3,
327 BB_PIN_D7 | BB_PIN_D2,
328 BB_PIN_D7 | BB_PIN_D3,
329 BB_PIN_D7 | BB_PIN_D2,
d5fa188a
MV
330 };
331 uint8_t init_array[] = {
dc0906e2
GS
332 BB_PIN_CCLK,
333 BB_PIN_CCLK | BB_PIN_PROG,
334 BB_PIN_CCLK | BB_PIN_PROG,
335 BB_PIN_CCLK,
336 BB_PIN_CCLK,
337 BB_PIN_CCLK,
338 BB_PIN_CCLK,
339 BB_PIN_CCLK,
340 BB_PIN_CCLK,
341 BB_PIN_CCLK,
d5fa188a 342 };
dc0906e2 343 int retries, ret;
d5fa188a
MV
344 uint8_t data;
345
346 /* Section 2. part 1), do the FPGA suicide. */
347 sigma_write(suicide, sizeof(suicide), devc);
348 sigma_write(suicide, sizeof(suicide), devc);
349 sigma_write(suicide, sizeof(suicide), devc);
350 sigma_write(suicide, sizeof(suicide), devc);
351
dc0906e2 352 /* Section 2. part 2), pulse PROG. */
d5fa188a
MV
353 sigma_write(init_array, sizeof(init_array), devc);
354 ftdi_usb_purge_buffers(&devc->ftdic);
355
dc0906e2
GS
356 /* Wait until the FPGA asserts INIT_B. */
357 retries = 10;
358 while (retries--) {
d5fa188a
MV
359 ret = sigma_read(&data, 1, devc);
360 if (ret < 0)
361 return ret;
dc0906e2
GS
362 if (data & BB_PIN_INIT)
363 return SR_OK;
1a46cc62 364 g_usleep(10 * 1000);
d5fa188a
MV
365 }
366
367 return SR_ERR_TIMEOUT;
368}
369
64fe661b
MV
370/*
371 * Configure the FPGA for logic-analyzer mode.
372 */
373static int sigma_fpga_init_la(struct dev_context *devc)
374{
dc0906e2
GS
375 /*
376 * TODO Construct the sequence at runtime? Such that request data
377 * and response check values will match more apparently?
378 */
22f64ed8 379 uint8_t mode_regval = WMR_SDRAMINIT;
64fe661b 380 uint8_t logic_mode_start[] = {
dc0906e2 381 /* Read ID register. */
011f1091 382 REG_ADDR_LOW | (READ_ID & 0xf),
84a6ed1a 383 REG_ADDR_HIGH | (READ_ID >> 4),
dc0906e2 384 REG_READ_ADDR,
011f1091 385
dc0906e2 386 /* Write 0x55 to scratch register, read back. */
011f1091
MV
387 REG_ADDR_LOW | (WRITE_TEST & 0xf),
388 REG_DATA_LOW | 0x5,
389 REG_DATA_HIGH_WRITE | 0x5,
dc0906e2 390 REG_READ_ADDR,
011f1091 391
dc0906e2 392 /* Write 0xaa to scratch register, read back. */
011f1091
MV
393 REG_DATA_LOW | 0xa,
394 REG_DATA_HIGH_WRITE | 0xa,
dc0906e2 395 REG_READ_ADDR,
011f1091 396
dc0906e2 397 /* Initiate SDRAM initialization in mode register. */
011f1091 398 REG_ADDR_LOW | (WRITE_MODE & 0xf),
22f64ed8
GS
399 REG_DATA_LOW | (mode_regval & 0xf),
400 REG_DATA_HIGH_WRITE | (mode_regval >> 4),
64fe661b 401 };
64fe661b
MV
402 uint8_t result[3];
403 int ret;
404
dc0906e2
GS
405 /*
406 * Send the command sequence which contains 3 READ requests.
407 * Expect to see the corresponding 3 response bytes.
408 */
64fe661b 409 sigma_write(logic_mode_start, sizeof(logic_mode_start), devc);
dc0906e2
GS
410 ret = sigma_read(result, ARRAY_SIZE(result), devc);
411 if (ret != ARRAY_SIZE(result))
64fe661b 412 goto err;
64fe661b
MV
413 if (result[0] != 0xa6 || result[1] != 0x55 || result[2] != 0xaa)
414 goto err;
415
416 return SR_OK;
dc0906e2 417
64fe661b
MV
418err:
419 sr_err("Configuration failed. Invalid reply received.");
420 return SR_ERR;
421}
422
a80226bb
MV
423/*
424 * Read the firmware from a file and transform it into a series of bitbang
425 * pulses used to program the FPGA. Note that the *bb_cmd must be free()'d
426 * by the caller of this function.
427 */
8e2d6c9d 428static int sigma_fw_2_bitbang(struct sr_context *ctx, const char *name,
a80226bb
MV
429 uint8_t **bb_cmd, gsize *bb_cmd_size)
430{
dc0906e2
GS
431 uint8_t *firmware;
432 size_t file_size;
433 uint8_t *p;
434 size_t l;
a80226bb 435 uint32_t imm;
dc0906e2
GS
436 size_t bb_size;
437 uint8_t *bb_stream, *bbs, byte, mask, v;
a80226bb 438
387825dc 439 /* Retrieve the on-disk firmware file content. */
742368a2
GS
440 firmware = sr_resource_load(ctx, SR_RESOURCE_FIRMWARE, name,
441 &file_size, SIGMA_FIRMWARE_SIZE_LIMIT);
8e2d6c9d 442 if (!firmware)
dc0906e2 443 return SR_ERR_IO;
a80226bb 444
387825dc 445 /* Unscramble the file content (XOR with "random" sequence). */
dc0906e2
GS
446 p = firmware;
447 l = file_size;
a80226bb 448 imm = 0x3f6df2ab;
dc0906e2 449 while (l--) {
a80226bb 450 imm = (imm + 0xa853753) % 177 + (imm * 0x8034052);
dc0906e2 451 *p++ ^= imm & 0xff;
a80226bb
MV
452 }
453
454 /*
387825dc
GS
455 * Generate a sequence of bitbang samples. With two samples per
456 * FPGA configuration bit, providing the level for the DIN signal
457 * as well as two edges for CCLK. See Xilinx UG332 for details
458 * ("slave serial" mode).
459 *
460 * Note that CCLK is inverted in hardware. That's why the
461 * respective bit is first set and then cleared in the bitbang
462 * sample sets. So that the DIN level will be stable when the
463 * data gets sampled at the rising CCLK edge, and the signals'
464 * setup time constraint will be met.
465 *
466 * The caller will put the FPGA into download mode, will send
467 * the bitbang samples, and release the allocated memory.
a80226bb 468 */
a80226bb 469 bb_size = file_size * 8 * 2;
dc0906e2 470 bb_stream = g_try_malloc(bb_size);
a80226bb
MV
471 if (!bb_stream) {
472 sr_err("%s: Failed to allocate bitbang stream", __func__);
dc0906e2
GS
473 g_free(firmware);
474 return SR_ERR_MALLOC;
a80226bb 475 }
a80226bb 476 bbs = bb_stream;
dc0906e2
GS
477 p = firmware;
478 l = file_size;
479 while (l--) {
480 byte = *p++;
481 mask = 0x80;
482 while (mask) {
483 v = (byte & mask) ? BB_PIN_DIN : 0;
484 mask >>= 1;
485 *bbs++ = v | BB_PIN_CCLK;
a80226bb
MV
486 *bbs++ = v;
487 }
488 }
dc0906e2 489 g_free(firmware);
a80226bb
MV
490
491 /* The transformation completed successfully, return the result. */
492 *bb_cmd = bb_stream;
493 *bb_cmd_size = bb_size;
494
dc0906e2 495 return SR_OK;
a80226bb
MV
496}
497
8e2d6c9d
DE
498static int upload_firmware(struct sr_context *ctx,
499 int firmware_idx, struct dev_context *devc)
28a35d8a
HE
500{
501 int ret;
502 unsigned char *buf;
503 unsigned char pins;
504 size_t buf_size;
a9016883 505 const char *firmware;
a9016883
GS
506
507 /* Avoid downloading the same firmware multiple times. */
4b25cbff 508 firmware = firmware_files[firmware_idx];
a9016883
GS
509 if (devc->cur_firmware == firmware_idx) {
510 sr_info("Not uploading firmware file '%s' again.", firmware);
511 return SR_OK;
512 }
28a35d8a 513
dc0906e2
GS
514 /* Set the cable to bitbang mode. */
515 ret = ftdi_set_bitmode(&devc->ftdic, BB_PINMASK, BITMODE_BITBANG);
8bbf7627 516 if (ret < 0) {
47f4f073 517 sr_err("ftdi_set_bitmode failed: %s",
1f4f98e0 518 ftdi_get_error_string(&devc->ftdic));
7bcf2168 519 return SR_ERR;
28a35d8a 520 }
dc0906e2 521 ret = ftdi_set_baudrate(&devc->ftdic, BB_BITRATE);
8bbf7627 522 if (ret < 0) {
47f4f073 523 sr_err("ftdi_set_baudrate failed: %s",
1f4f98e0 524 ftdi_get_error_string(&devc->ftdic));
7bcf2168 525 return SR_ERR;
28a35d8a
HE
526 }
527
dc0906e2 528 /* Initiate FPGA configuration mode. */
d5fa188a
MV
529 ret = sigma_fpga_init_bitbang(devc);
530 if (ret)
531 return ret;
28a35d8a 532
dc0906e2 533 /* Prepare wire format of the firmware image. */
8e2d6c9d 534 ret = sigma_fw_2_bitbang(ctx, firmware, &buf, &buf_size);
8bbf7627 535 if (ret != SR_OK) {
f3f19d11 536 sr_err("An error occurred while reading the firmware: %s",
499b17e9 537 firmware);
b53738ba 538 return ret;
28a35d8a
HE
539 }
540
dc0906e2 541 /* Write the FPGA netlist to the cable. */
499b17e9 542 sr_info("Uploading firmware file '%s'.", firmware);
0e1357e8 543 sigma_write(buf, buf_size, devc);
28a35d8a
HE
544
545 g_free(buf);
546
dc0906e2
GS
547 /* Leave bitbang mode and discard pending input data. */
548 ret = ftdi_set_bitmode(&devc->ftdic, 0, BITMODE_RESET);
8bbf7627 549 if (ret < 0) {
47f4f073 550 sr_err("ftdi_set_bitmode failed: %s",
1f4f98e0 551 ftdi_get_error_string(&devc->ftdic));
e46b8fb1 552 return SR_ERR;
28a35d8a 553 }
1f4f98e0 554 ftdi_usb_purge_buffers(&devc->ftdic);
29b66a2e 555 while (sigma_read(&pins, 1, devc) == 1)
28a35d8a
HE
556 ;
557
64fe661b
MV
558 /* Initialize the FPGA for logic-analyzer mode. */
559 ret = sigma_fpga_init_la(devc);
560 if (ret != SR_OK)
561 return ret;
28a35d8a 562
dc0906e2 563 /* Keep track of successful firmware download completion. */
0e1357e8 564 devc->cur_firmware = firmware_idx;
47f4f073 565 sr_info("Firmware uploaded.");
e3fff420 566
e46b8fb1 567 return SR_OK;
f6564c8d
HE
568}
569
9a0a606a
GS
570/*
571 * Sigma doesn't support limiting the number of samples, so we have to
572 * translate the number and the samplerate to an elapsed time.
573 *
574 * In addition we need to ensure that the last data cluster has passed
575 * the hardware pipeline, and became available to the PC side. With RLE
576 * compression up to 327ms could pass before another cluster accumulates
577 * at 200kHz samplerate when input pins don't change.
578 */
579SR_PRIV uint64_t sigma_limit_samples_to_msec(const struct dev_context *devc,
580 uint64_t limit_samples)
581{
582 uint64_t limit_msec;
583 uint64_t worst_cluster_time_ms;
584
585 limit_msec = limit_samples * 1000 / devc->cur_samplerate;
586 worst_cluster_time_ms = 65536 * 1000 / devc->cur_samplerate;
587 /*
588 * One cluster time is not enough to flush pipeline when sampling
589 * grounded pins with 1 sample limit at 200kHz. Hence the 2* fix.
590 */
591 return limit_msec + 2 * worst_cluster_time_ms;
592}
593
3ba56876 594SR_PRIV int sigma_set_samplerate(const struct sr_dev_inst *sdi, uint64_t samplerate)
f6564c8d 595{
2c9c0df8 596 struct dev_context *devc;
8e2d6c9d 597 struct drv_context *drvc;
4154a516 598 size_t i;
2c9c0df8 599 int ret;
ac9534f4 600 int num_channels;
f6564c8d 601
2c9c0df8 602 devc = sdi->priv;
8e2d6c9d 603 drvc = sdi->driver->context;
f4abaa9f
UH
604 ret = SR_OK;
605
2f7e529c 606 /* Reject rates that are not in the list of supported rates. */
4154a516 607 for (i = 0; i < samplerates_count; i++) {
2c9c0df8 608 if (samplerates[i] == samplerate)
f6564c8d
HE
609 break;
610 }
4154a516 611 if (i >= samplerates_count || samplerates[i] == 0)
e46b8fb1 612 return SR_ERR_SAMPLERATE;
f6564c8d 613
2f7e529c
GS
614 /*
615 * Depending on the samplerates of 200/100/50- MHz, specific
616 * firmware is required and higher rates might limit the set
617 * of available channels.
618 */
ac9534f4 619 num_channels = devc->num_channels;
59df0c77 620 if (samplerate <= SR_MHZ(50)) {
8e2d6c9d 621 ret = upload_firmware(drvc->sr_ctx, 0, devc);
ac9534f4 622 num_channels = 16;
6b2d3385 623 } else if (samplerate == SR_MHZ(100)) {
8e2d6c9d 624 ret = upload_firmware(drvc->sr_ctx, 1, devc);
ac9534f4 625 num_channels = 8;
6b2d3385 626 } else if (samplerate == SR_MHZ(200)) {
8e2d6c9d 627 ret = upload_firmware(drvc->sr_ctx, 2, devc);
ac9534f4 628 num_channels = 4;
f78898e9 629 }
f6564c8d 630
2f7e529c
GS
631 /*
632 * Derive the sample period from the sample rate as well as the
633 * number of samples that the device will communicate within
634 * an "event" (memory organization internal to the device).
635 */
6b2d3385 636 if (ret == SR_OK) {
ac9534f4 637 devc->num_channels = num_channels;
6b2d3385 638 devc->cur_samplerate = samplerate;
6b2d3385
BV
639 devc->samples_per_event = 16 / devc->num_channels;
640 devc->state.state = SIGMA_IDLE;
641 }
f6564c8d 642
2f7e529c
GS
643 /*
644 * Support for "limit_samples" is implemented by stopping
645 * acquisition after a corresponding period of time.
646 * Re-calculate that period of time, in case the limit is
647 * set first and the samplerate gets (re-)configured later.
648 */
649 if (ret == SR_OK && devc->limit_samples) {
650 uint64_t msecs;
9a0a606a 651 msecs = sigma_limit_samples_to_msec(devc, devc->limit_samples);
2f7e529c
GS
652 devc->limit_msec = msecs;
653 }
654
e8397563 655 return ret;
28a35d8a
HE
656}
657
98b43eb3
GS
658/*
659 * Arrange for a session feed submit buffer. A queue where a number of
660 * samples gets accumulated to reduce the number of send calls. Which
661 * also enforces an optional sample count limit for data acquisition.
662 *
663 * The buffer holds up to CHUNK_SIZE bytes. The unit size is fixed (the
664 * driver provides a fixed channel layout regardless of samplerate).
665 */
666
667#define CHUNK_SIZE (4 * 1024 * 1024)
668
669struct submit_buffer {
670 size_t unit_size;
671 size_t max_samples, curr_samples;
672 uint8_t *sample_data;
673 uint8_t *write_pointer;
674 struct sr_dev_inst *sdi;
675 struct sr_datafeed_packet packet;
676 struct sr_datafeed_logic logic;
677 struct sr_sw_limits limit_samples;
678};
679
680static int alloc_submit_buffer(struct sr_dev_inst *sdi)
681{
682 struct dev_context *devc;
683 struct submit_buffer *buffer;
684 size_t size;
685
686 devc = sdi->priv;
687
688 buffer = g_malloc0(sizeof(*buffer));
689 devc->buffer = buffer;
690
691 buffer->unit_size = sizeof(uint16_t);
692 size = CHUNK_SIZE;
693 size /= buffer->unit_size;
694 buffer->max_samples = size;
695 size *= buffer->unit_size;
696 buffer->sample_data = g_try_malloc0(size);
697 if (!buffer->sample_data)
698 return SR_ERR_MALLOC;
699 buffer->write_pointer = buffer->sample_data;
700 sr_sw_limits_init(&buffer->limit_samples);
701
702 buffer->sdi = sdi;
703 memset(&buffer->logic, 0, sizeof(buffer->logic));
704 buffer->logic.unitsize = buffer->unit_size;
705 buffer->logic.data = buffer->sample_data;
706 memset(&buffer->packet, 0, sizeof(buffer->packet));
707 buffer->packet.type = SR_DF_LOGIC;
708 buffer->packet.payload = &buffer->logic;
709
710 return SR_OK;
711}
712
713static int setup_submit_buffer(struct dev_context *devc)
714{
715 struct submit_buffer *buffer;
716 int ret;
717 GVariant *data;
718 uint64_t total;
719
720 buffer = devc->buffer;
721
722 total = devc->limit_samples;
723 if (total) {
724 data = g_variant_new_uint64(total);
725 ret = sr_sw_limits_config_set(&buffer->limit_samples,
726 SR_CONF_LIMIT_SAMPLES, data);
727 g_variant_unref(data);
728 if (ret != SR_OK)
729 return ret;
730 }
731
732 sr_sw_limits_acquisition_start(&buffer->limit_samples);
733
734 return SR_OK;
735}
736
737static void free_submit_buffer(struct dev_context *devc)
738{
739 struct submit_buffer *buffer;
740
741 if (!devc)
742 return;
743
744 buffer = devc->buffer;
745 if (!buffer)
746 return;
747 devc->buffer = NULL;
748
749 g_free(buffer->sample_data);
750 g_free(buffer);
751}
752
753static int flush_submit_buffer(struct dev_context *devc)
754{
755 struct submit_buffer *buffer;
756 int ret;
757
758 buffer = devc->buffer;
759
760 /* Is queued sample data available? */
761 if (!buffer->curr_samples)
762 return SR_OK;
763
764 /* Submit to the session feed. */
765 buffer->logic.length = buffer->curr_samples * buffer->unit_size;
766 ret = sr_session_send(buffer->sdi, &buffer->packet);
767 if (ret != SR_OK)
768 return ret;
769
770 /* Rewind queue position. */
771 buffer->curr_samples = 0;
772 buffer->write_pointer = buffer->sample_data;
773
774 return SR_OK;
775}
776
777static int addto_submit_buffer(struct dev_context *devc,
778 uint16_t sample, size_t count)
779{
780 struct submit_buffer *buffer;
781 int ret;
782
783 buffer = devc->buffer;
784 if (sr_sw_limits_check(&buffer->limit_samples))
785 count = 0;
786
787 /*
788 * Individually accumulate and check each sample, such that
789 * accumulation between flushes won't exceed local storage, and
790 * enforcement of user specified limits is exact.
791 */
792 while (count--) {
793 WL16(buffer->write_pointer, sample);
794 buffer->write_pointer += buffer->unit_size;
795 buffer->curr_samples++;
796 if (buffer->curr_samples == buffer->max_samples) {
797 ret = flush_submit_buffer(devc);
798 if (ret != SR_OK)
799 return ret;
800 }
801 sr_sw_limits_update_samples_read(&buffer->limit_samples, 1);
802 if (sr_sw_limits_check(&buffer->limit_samples))
803 break;
804 }
805
806 return SR_OK;
807}
808
c53d793f
HE
809/*
810 * In 100 and 200 MHz mode, only a single pin rising/falling can be
811 * set as trigger. In other modes, two rising/falling triggers can be set,
ba7dd8bb 812 * in addition to value/mask trigger for any number of channels.
c53d793f
HE
813 *
814 * The Sigma supports complex triggers using boolean expressions, but this
815 * has not been implemented yet.
816 */
3ba56876 817SR_PRIV int sigma_convert_trigger(const struct sr_dev_inst *sdi)
57bbf56b 818{
39c64c6a
BV
819 struct dev_context *devc;
820 struct sr_trigger *trigger;
821 struct sr_trigger_stage *stage;
822 struct sr_trigger_match *match;
823 const GSList *l, *m;
824 int channelbit, trigger_set;
57bbf56b 825
39c64c6a 826 devc = sdi->priv;
0e1357e8 827 memset(&devc->trigger, 0, sizeof(struct sigma_trigger));
0812c40e 828 if (!(trigger = sr_session_trigger_get(sdi->session)))
39c64c6a
BV
829 return SR_OK;
830
831 trigger_set = 0;
832 for (l = trigger->stages; l; l = l->next) {
833 stage = l->data;
834 for (m = stage->matches; m; m = m->next) {
835 match = m->data;
836 if (!match->channel->enabled)
837 /* Ignore disabled channels with a trigger. */
838 continue;
839 channelbit = 1 << (match->channel->index);
840 if (devc->cur_samplerate >= SR_MHZ(100)) {
841 /* Fast trigger support. */
842 if (trigger_set) {
843 sr_err("Only a single pin trigger is "
844 "supported in 100 and 200MHz mode.");
845 return SR_ERR;
846 }
847 if (match->match == SR_TRIGGER_FALLING)
848 devc->trigger.fallingmask |= channelbit;
849 else if (match->match == SR_TRIGGER_RISING)
850 devc->trigger.risingmask |= channelbit;
851 else {
852 sr_err("Only rising/falling trigger is "
853 "supported in 100 and 200MHz mode.");
854 return SR_ERR;
855 }
eec5275e 856
0a1f7b09 857 trigger_set++;
39c64c6a
BV
858 } else {
859 /* Simple trigger support (event). */
860 if (match->match == SR_TRIGGER_ONE) {
861 devc->trigger.simplevalue |= channelbit;
862 devc->trigger.simplemask |= channelbit;
8ebad343 863 } else if (match->match == SR_TRIGGER_ZERO) {
39c64c6a
BV
864 devc->trigger.simplevalue &= ~channelbit;
865 devc->trigger.simplemask |= channelbit;
8ebad343 866 } else if (match->match == SR_TRIGGER_FALLING) {
39c64c6a 867 devc->trigger.fallingmask |= channelbit;
0a1f7b09 868 trigger_set++;
8ebad343 869 } else if (match->match == SR_TRIGGER_RISING) {
39c64c6a 870 devc->trigger.risingmask |= channelbit;
0a1f7b09 871 trigger_set++;
39c64c6a
BV
872 }
873
874 /*
875 * Actually, Sigma supports 2 rising/falling triggers,
876 * but they are ORed and the current trigger syntax
877 * does not permit ORed triggers.
878 */
879 if (trigger_set > 1) {
880 sr_err("Only 1 rising/falling trigger "
881 "is supported.");
882 return SR_ERR;
883 }
ee492173 884 }
ee492173 885 }
57bbf56b
HE
886 }
887
e46b8fb1 888 return SR_OK;
57bbf56b
HE
889}
890
36b1c8e6 891/* Software trigger to determine exact trigger position. */
5fc01191 892static int get_trigger_offset(uint8_t *samples, uint16_t last_sample,
36b1c8e6
HE
893 struct sigma_trigger *t)
894{
895 int i;
5fc01191 896 uint16_t sample = 0;
36b1c8e6 897
0a1f7b09 898 for (i = 0; i < 8; i++) {
36b1c8e6 899 if (i > 0)
5fc01191
MV
900 last_sample = sample;
901 sample = samples[2 * i] | (samples[2 * i + 1] << 8);
36b1c8e6
HE
902
903 /* Simple triggers. */
5fc01191 904 if ((sample & t->simplemask) != t->simplevalue)
36b1c8e6
HE
905 continue;
906
907 /* Rising edge. */
5fc01191
MV
908 if (((last_sample & t->risingmask) != 0) ||
909 ((sample & t->risingmask) != t->risingmask))
36b1c8e6
HE
910 continue;
911
912 /* Falling edge. */
bdfc7a89 913 if ((last_sample & t->fallingmask) != t->fallingmask ||
5fc01191 914 (sample & t->fallingmask) != 0)
36b1c8e6
HE
915 continue;
916
917 break;
918 }
919
920 /* If we did not match, return original trigger pos. */
921 return i & 0x7;
922}
923
98b43eb3
GS
924static gboolean sample_matches_trigger(struct dev_context *devc, uint16_t sample)
925{
926 /* TODO
927 * Check whether the combination of this very sample and the
928 * previous state match the configured trigger condition. This
929 * improves the resolution of the trigger marker's position.
930 * The hardware provided position is coarse, and may point to
931 * a position before the actual match.
932 *
933 * See the previous get_trigger_offset() implementation. This
934 * code needs to get re-used here.
935 */
936 (void)devc;
937 (void)sample;
938 (void)get_trigger_offset;
939
940 return FALSE;
941}
942
943static int check_and_submit_sample(struct dev_context *devc,
944 uint16_t sample, size_t count, gboolean check_trigger)
945{
946 gboolean triggered;
947 int ret;
948
949 triggered = check_trigger && sample_matches_trigger(devc, sample);
950 if (triggered) {
951 ret = flush_submit_buffer(devc);
952 if (ret != SR_OK)
953 return ret;
954 ret = std_session_send_df_trigger(devc->buffer->sdi);
955 if (ret != SR_OK)
956 return ret;
957 }
958
959 ret = addto_submit_buffer(devc, sample, count);
960 if (ret != SR_OK)
961 return ret;
962
963 return SR_OK;
964}
965
3513d965
MV
966/*
967 * Return the timestamp of "DRAM cluster".
968 */
969static uint16_t sigma_dram_cluster_ts(struct sigma_dram_cluster *cluster)
970{
971 return (cluster->timestamp_hi << 8) | cluster->timestamp_lo;
972}
973
0498f743
GS
974/*
975 * Return one 16bit data entity of a DRAM cluster at the specified index.
976 */
977static uint16_t sigma_dram_cluster_data(struct sigma_dram_cluster *cl, int idx)
978{
979 uint16_t sample;
980
981 sample = 0;
982 sample |= cl->samples[idx].sample_lo << 0;
983 sample |= cl->samples[idx].sample_hi << 8;
3281cf59 984 sample = (sample >> 8) | (sample << 8);
0498f743
GS
985 return sample;
986}
987
85c032e4
GS
988/*
989 * Deinterlace sample data that was retrieved at 100MHz samplerate.
990 * One 16bit item contains two samples of 8bits each. The bits of
991 * multiple samples are interleaved.
992 */
993static uint16_t sigma_deinterlace_100mhz_data(uint16_t indata, int idx)
994{
995 uint16_t outdata;
996
997 indata >>= idx;
998 outdata = 0;
999 outdata |= (indata >> (0 * 2 - 0)) & (1 << 0);
1000 outdata |= (indata >> (1 * 2 - 1)) & (1 << 1);
1001 outdata |= (indata >> (2 * 2 - 2)) & (1 << 2);
1002 outdata |= (indata >> (3 * 2 - 3)) & (1 << 3);
1003 outdata |= (indata >> (4 * 2 - 4)) & (1 << 4);
1004 outdata |= (indata >> (5 * 2 - 5)) & (1 << 5);
1005 outdata |= (indata >> (6 * 2 - 6)) & (1 << 6);
1006 outdata |= (indata >> (7 * 2 - 7)) & (1 << 7);
1007 return outdata;
1008}
1009
1010/*
1011 * Deinterlace sample data that was retrieved at 200MHz samplerate.
1012 * One 16bit item contains four samples of 4bits each. The bits of
1013 * multiple samples are interleaved.
1014 */
1015static uint16_t sigma_deinterlace_200mhz_data(uint16_t indata, int idx)
1016{
1017 uint16_t outdata;
1018
1019 indata >>= idx;
1020 outdata = 0;
1021 outdata |= (indata >> (0 * 4 - 0)) & (1 << 0);
1022 outdata |= (indata >> (1 * 4 - 1)) & (1 << 1);
1023 outdata |= (indata >> (2 * 4 - 2)) & (1 << 2);
1024 outdata |= (indata >> (3 * 4 - 3)) & (1 << 3);
1025 return outdata;
1026}
1027
98b43eb3
GS
1028static void sigma_decode_dram_cluster(struct dev_context *devc,
1029 struct sigma_dram_cluster *dram_cluster,
1030 size_t events_in_cluster, gboolean triggered)
23239b5c 1031{
98b43eb3 1032 struct sigma_state *ss;
85c032e4 1033 uint16_t tsdiff, ts, sample, item16;
23239b5c 1034 unsigned int i;
23239b5c 1035
98b43eb3
GS
1036 if (!devc->use_triggers || !ASIX_SIGMA_WITH_TRIGGER)
1037 triggered = FALSE;
23239b5c
MV
1038
1039 /*
468f17f2
GS
1040 * If this cluster is not adjacent to the previously received
1041 * cluster, then send the appropriate number of samples with the
1042 * previous values to the sigrok session. This "decodes RLE".
2c33b092 1043 *
98b43eb3
GS
1044 * These samples cannot match the trigger since they just repeat
1045 * the previously submitted data pattern. (This assumption holds
1046 * for simple level and edge triggers. It would not for timed or
1047 * counted conditions, which currently are not supported.)
23239b5c 1048 */
98b43eb3
GS
1049 ss = &devc->state;
1050 ts = sigma_dram_cluster_ts(dram_cluster);
1051 tsdiff = ts - ss->lastts;
1052 if (tsdiff > 0) {
1053 size_t count;
1054 count = tsdiff * devc->samples_per_event;
1055 (void)check_and_submit_sample(devc, ss->lastsample, count, FALSE);
23239b5c 1056 }
98b43eb3 1057 ss->lastts = ts + EVENTS_PER_CLUSTER;
23239b5c
MV
1058
1059 /*
98b43eb3
GS
1060 * Grab sample data from the current cluster and prepare their
1061 * submission to the session feed. Handle samplerate dependent
1062 * memory layout of sample data. Accumulation of data chunks
1063 * before submission is transparent to this code path, specific
1064 * buffer depth is neither assumed nor required here.
23239b5c 1065 */
0498f743 1066 sample = 0;
23239b5c 1067 for (i = 0; i < events_in_cluster; i++) {
85c032e4
GS
1068 item16 = sigma_dram_cluster_data(dram_cluster, i);
1069 if (devc->cur_samplerate == SR_MHZ(200)) {
1070 sample = sigma_deinterlace_200mhz_data(item16, 0);
98b43eb3 1071 check_and_submit_sample(devc, sample, 1, triggered);
85c032e4 1072 sample = sigma_deinterlace_200mhz_data(item16, 1);
98b43eb3 1073 check_and_submit_sample(devc, sample, 1, triggered);
85c032e4 1074 sample = sigma_deinterlace_200mhz_data(item16, 2);
98b43eb3 1075 check_and_submit_sample(devc, sample, 1, triggered);
85c032e4 1076 sample = sigma_deinterlace_200mhz_data(item16, 3);
98b43eb3 1077 check_and_submit_sample(devc, sample, 1, triggered);
85c032e4
GS
1078 } else if (devc->cur_samplerate == SR_MHZ(100)) {
1079 sample = sigma_deinterlace_100mhz_data(item16, 0);
98b43eb3 1080 check_and_submit_sample(devc, sample, 1, triggered);
85c032e4 1081 sample = sigma_deinterlace_100mhz_data(item16, 1);
98b43eb3 1082 check_and_submit_sample(devc, sample, 1, triggered);
85c032e4
GS
1083 } else {
1084 sample = item16;
98b43eb3 1085 check_and_submit_sample(devc, sample, 1, triggered);
23239b5c 1086 }
23239b5c 1087 }
0498f743 1088 ss->lastsample = sample;
23239b5c
MV
1089}
1090
28a35d8a 1091/*
fefa1800
UH
1092 * Decode chunk of 1024 bytes, 64 clusters, 7 events per cluster.
1093 * Each event is 20ns apart, and can contain multiple samples.
f78898e9
HE
1094 *
1095 * For 200 MHz, events contain 4 samples for each channel, spread 5 ns apart.
1096 * For 100 MHz, events contain 2 samples for each channel, spread 10 ns apart.
1097 * For 50 MHz and below, events contain one sample for each channel,
1098 * spread 20 ns apart.
28a35d8a 1099 */
98b43eb3
GS
1100static int decode_chunk_ts(struct dev_context *devc,
1101 struct sigma_dram_line *dram_line,
1102 size_t events_in_line, size_t trigger_event)
28a35d8a 1103{
3628074d 1104 struct sigma_dram_cluster *dram_cluster;
f06fb3e9 1105 unsigned int clusters_in_line;
5fc01191 1106 unsigned int events_in_cluster;
23239b5c 1107 unsigned int i;
98b43eb3 1108 uint32_t trigger_cluster;
f06fb3e9 1109
f06fb3e9
GS
1110 clusters_in_line = events_in_line;
1111 clusters_in_line += EVENTS_PER_CLUSTER - 1;
1112 clusters_in_line /= EVENTS_PER_CLUSTER;
1113 trigger_cluster = ~0;
ee492173 1114
4ae1f451 1115 /* Check if trigger is in this chunk. */
2c33b092 1116 if (trigger_event < EVENTS_PER_ROW) {
1e23158b
MV
1117 if (devc->cur_samplerate <= SR_MHZ(50)) {
1118 trigger_event -= MIN(EVENTS_PER_CLUSTER - 1,
1119 trigger_event);
1120 }
57bbf56b 1121
f3f19d11 1122 /* Find in which cluster the trigger occurred. */
1e23158b 1123 trigger_cluster = trigger_event / EVENTS_PER_CLUSTER;
ee492173 1124 }
28a35d8a 1125
5fc01191
MV
1126 /* For each full DRAM cluster. */
1127 for (i = 0; i < clusters_in_line; i++) {
3628074d 1128 dram_cluster = &dram_line->cluster[i];
5fc01191 1129
5fc01191 1130 /* The last cluster might not be full. */
23239b5c
MV
1131 if ((i == clusters_in_line - 1) &&
1132 (events_in_line % EVENTS_PER_CLUSTER)) {
5fc01191 1133 events_in_cluster = events_in_line % EVENTS_PER_CLUSTER;
23239b5c 1134 } else {
5fc01191 1135 events_in_cluster = EVENTS_PER_CLUSTER;
abda62ce 1136 }
ee492173 1137
98b43eb3
GS
1138 sigma_decode_dram_cluster(devc, dram_cluster,
1139 events_in_cluster, i == trigger_cluster);
28a35d8a
HE
1140 }
1141
e46b8fb1 1142 return SR_OK;
28a35d8a
HE
1143}
1144
6057d9fa 1145static int download_capture(struct sr_dev_inst *sdi)
28a35d8a 1146{
e15e5873 1147 const uint32_t chunks_per_read = 32;
f06fb3e9
GS
1148
1149 struct dev_context *devc;
fd830beb 1150 struct sigma_dram_line *dram_line;
c6648b66 1151 int bufsz;
462fe786 1152 uint32_t stoppos, triggerpos;
6057d9fa 1153 uint8_t modestatus;
c6648b66
MV
1154 uint32_t i;
1155 uint32_t dl_lines_total, dl_lines_curr, dl_lines_done;
74d453ab 1156 uint32_t dl_first_line, dl_line;
f06fb3e9
GS
1157 uint32_t dl_events_in_line;
1158 uint32_t trg_line, trg_event;
98b43eb3 1159 int ret;
f06fb3e9
GS
1160
1161 devc = sdi->priv;
2c33b092 1162 dl_events_in_line = EVENTS_PER_ROW;
c6648b66 1163
6868626b 1164 sr_info("Downloading sample data.");
dde0175d 1165 devc->state.state = SIGMA_DOWNLOAD;
6868626b 1166
22f64ed8
GS
1167 /*
1168 * Ask the hardware to stop data acquisition. Reception of the
1169 * FORCESTOP request makes the hardware "disable RLE" (store
1170 * clusters to DRAM regardless of whether pin state changes) and
1171 * raise the POSTTRIGGERED flag.
1172 */
1173 sigma_set_register(WRITE_MODE, WMR_FORCESTOP | WMR_SDRAMWRITEEN, devc);
1174 do {
f73b00b6 1175 if (sigma_read_register(READ_MODE, &modestatus, 1, devc) != 1) {
bfa79fbd 1176 sr_err("failed while waiting for RMR_POSTTRIGGERED bit");
f73b00b6
DT
1177 return FALSE;
1178 }
22f64ed8 1179 } while (!(modestatus & RMR_POSTTRIGGERED));
6057d9fa
MV
1180
1181 /* Set SDRAM Read Enable. */
22f64ed8 1182 sigma_set_register(WRITE_MODE, WMR_SDRAMREADEN, devc);
6057d9fa
MV
1183
1184 /* Get the current position. */
462fe786 1185 sigma_read_pos(&stoppos, &triggerpos, devc);
6057d9fa
MV
1186
1187 /* Check if trigger has fired. */
f73b00b6 1188 if (sigma_read_register(READ_MODE, &modestatus, 1, devc) != 1) {
bfa79fbd 1189 sr_err("failed to read READ_MODE register");
f73b00b6
DT
1190 return FALSE;
1191 }
dc400817
GS
1192 trg_line = ~0;
1193 trg_event = ~0;
22f64ed8 1194 if (modestatus & RMR_TRIGGERED) {
c6648b66 1195 trg_line = triggerpos >> 9;
1e23158b
MV
1196 trg_event = triggerpos & 0x1ff;
1197 }
6057d9fa 1198
735ed8a1
GS
1199 devc->sent_samples = 0;
1200
c6648b66 1201 /*
74d453ab
GS
1202 * Determine how many "DRAM lines" of 1024 bytes each we need to
1203 * retrieve from the Sigma hardware, so that we have a complete
1204 * set of samples. Note that the last line need not contain 64
1205 * clusters, it might be partially filled only.
1206 *
1207 * When RMR_ROUND is set, the circular buffer in DRAM has wrapped
1208 * around. Since the status of the very next line is uncertain in
2c33b092 1209 * that case, we skip it and start reading from the next line.
c6648b66 1210 */
2c33b092
GS
1211 dl_first_line = 0;
1212 dl_lines_total = (stoppos >> ROW_SHIFT) + 1;
74d453ab
GS
1213 if (modestatus & RMR_ROUND) {
1214 dl_first_line = dl_lines_total + 1;
2c33b092 1215 dl_lines_total = ROW_COUNT - 2;
74d453ab 1216 }
44081095
DT
1217 dram_line = g_try_malloc0(chunks_per_read * sizeof(*dram_line));
1218 if (!dram_line)
1219 return FALSE;
98b43eb3
GS
1220 ret = alloc_submit_buffer(sdi);
1221 if (ret != SR_OK)
1222 return FALSE;
1223 ret = setup_submit_buffer(devc);
1224 if (ret != SR_OK)
1225 return FALSE;
c6648b66 1226 dl_lines_done = 0;
c6648b66
MV
1227 while (dl_lines_total > dl_lines_done) {
1228 /* We can download only up-to 32 DRAM lines in one go! */
547c4cdc 1229 dl_lines_curr = MIN(chunks_per_read, dl_lines_total - dl_lines_done);
6868626b 1230
74d453ab 1231 dl_line = dl_first_line + dl_lines_done;
2c33b092 1232 dl_line %= ROW_COUNT;
74d453ab 1233 bufsz = sigma_read_dram(dl_line, dl_lines_curr,
f41a4cae 1234 (uint8_t *)dram_line, devc);
c6648b66
MV
1235 /* TODO: Check bufsz. For now, just avoid compiler warnings. */
1236 (void)bufsz;
6868626b 1237
c6648b66
MV
1238 /* This is the first DRAM line, so find the initial timestamp. */
1239 if (dl_lines_done == 0) {
3513d965
MV
1240 devc->state.lastts =
1241 sigma_dram_cluster_ts(&dram_line[0].cluster[0]);
c6648b66 1242 devc->state.lastsample = 0;
6868626b
BV
1243 }
1244
c6648b66 1245 for (i = 0; i < dl_lines_curr; i++) {
1e23158b 1246 uint32_t trigger_event = ~0;
c6648b66
MV
1247 /* The last "DRAM line" can be only partially full. */
1248 if (dl_lines_done + i == dl_lines_total - 1)
46641fac 1249 dl_events_in_line = stoppos & 0x1ff;
c6648b66 1250
e69ad48e 1251 /* Test if the trigger happened on this line. */
c6648b66 1252 if (dl_lines_done + i == trg_line)
1e23158b 1253 trigger_event = trg_event;
e69ad48e 1254
98b43eb3
GS
1255 decode_chunk_ts(devc, dram_line + i,
1256 dl_events_in_line, trigger_event);
c6648b66 1257 }
6868626b 1258
c6648b66 1259 dl_lines_done += dl_lines_curr;
6868626b 1260 }
98b43eb3
GS
1261 flush_submit_buffer(devc);
1262 free_submit_buffer(devc);
dde0175d 1263 g_free(dram_line);
6868626b 1264
bee2b016 1265 std_session_send_df_end(sdi);
6057d9fa 1266
dde0175d 1267 devc->state.state = SIGMA_IDLE;
d2f7c417 1268 sr_dev_acquisition_stop(sdi);
6057d9fa
MV
1269
1270 return TRUE;
6868626b
BV
1271}
1272
d4051930 1273/*
74d453ab
GS
1274 * Periodically check the Sigma status when in CAPTURE mode. This routine
1275 * checks whether the configured sample count or sample time have passed,
1276 * and will stop acquisition and download the acquired samples.
d4051930
MV
1277 */
1278static int sigma_capture_mode(struct sr_dev_inst *sdi)
6868626b 1279{
f06fb3e9 1280 struct dev_context *devc;
94ba4bd6 1281 uint64_t running_msec;
2f425a56 1282 uint64_t current_time;
28a35d8a 1283
f06fb3e9
GS
1284 devc = sdi->priv;
1285
74d453ab
GS
1286 /*
1287 * Check if the selected sampling duration passed. Sample count
1288 * limits are covered by this enforced timeout as well.
1289 */
2f425a56
GS
1290 current_time = g_get_monotonic_time();
1291 running_msec = (current_time - devc->start_time) / 1000;
00c86508 1292 if (running_msec >= devc->limit_msec)
6057d9fa 1293 return download_capture(sdi);
00c86508 1294
d4051930
MV
1295 return TRUE;
1296}
28a35d8a 1297
3ba56876 1298SR_PRIV int sigma_receive_data(int fd, int revents, void *cb_data)
d4051930
MV
1299{
1300 struct sr_dev_inst *sdi;
1301 struct dev_context *devc;
88c51afe 1302
d4051930
MV
1303 (void)fd;
1304 (void)revents;
88c51afe 1305
d4051930
MV
1306 sdi = cb_data;
1307 devc = sdi->priv;
1308
1309 if (devc->state.state == SIGMA_IDLE)
1310 return TRUE;
1311
dde0175d
GS
1312 /*
1313 * When the application has requested to stop the acquisition,
1314 * then immediately start downloading sample data. Otherwise
1315 * keep checking configured limits which will terminate the
1316 * acquisition and initiate download.
1317 */
1318 if (devc->state.state == SIGMA_STOPPING)
1319 return download_capture(sdi);
d4051930
MV
1320 if (devc->state.state == SIGMA_CAPTURE)
1321 return sigma_capture_mode(sdi);
28a35d8a 1322
28a35d8a
HE
1323 return TRUE;
1324}
1325
c53d793f
HE
1326/* Build a LUT entry used by the trigger functions. */
1327static void build_lut_entry(uint16_t value, uint16_t mask, uint16_t *entry)
ee492173
HE
1328{
1329 int i, j, k, bit;
1330
ba7dd8bb 1331 /* For each quad channel. */
0a1f7b09 1332 for (i = 0; i < 4; i++) {
c53d793f 1333 entry[i] = 0xffff;
ee492173 1334
f758d074 1335 /* For each bit in LUT. */
0a1f7b09 1336 for (j = 0; j < 16; j++)
ee492173 1337
ba7dd8bb 1338 /* For each channel in quad. */
0a1f7b09 1339 for (k = 0; k < 4; k++) {
ee492173
HE
1340 bit = 1 << (i * 4 + k);
1341
c53d793f 1342 /* Set bit in entry */
0a1f7b09
UH
1343 if ((mask & bit) && ((!(value & bit)) !=
1344 (!(j & (1 << k)))))
c53d793f 1345 entry[i] &= ~(1 << j);
ee492173
HE
1346 }
1347 }
c53d793f 1348}
ee492173 1349
c53d793f
HE
1350/* Add a logical function to LUT mask. */
1351static void add_trigger_function(enum triggerop oper, enum triggerfunc func,
1352 int index, int neg, uint16_t *mask)
1353{
1354 int i, j;
1355 int x[2][2], tmp, a, b, aset, bset, rset;
1356
1357 memset(x, 0, 4 * sizeof(int));
1358
1359 /* Trigger detect condition. */
1360 switch (oper) {
1361 case OP_LEVEL:
1362 x[0][1] = 1;
1363 x[1][1] = 1;
1364 break;
1365 case OP_NOT:
1366 x[0][0] = 1;
1367 x[1][0] = 1;
1368 break;
1369 case OP_RISE:
1370 x[0][1] = 1;
1371 break;
1372 case OP_FALL:
1373 x[1][0] = 1;
1374 break;
1375 case OP_RISEFALL:
1376 x[0][1] = 1;
1377 x[1][0] = 1;
1378 break;
1379 case OP_NOTRISE:
1380 x[1][1] = 1;
1381 x[0][0] = 1;
1382 x[1][0] = 1;
1383 break;
1384 case OP_NOTFALL:
1385 x[1][1] = 1;
1386 x[0][0] = 1;
1387 x[0][1] = 1;
1388 break;
1389 case OP_NOTRISEFALL:
1390 x[1][1] = 1;
1391 x[0][0] = 1;
1392 break;
1393 }
1394
1395 /* Transpose if neg is set. */
1396 if (neg) {
0a1f7b09
UH
1397 for (i = 0; i < 2; i++) {
1398 for (j = 0; j < 2; j++) {
c53d793f 1399 tmp = x[i][j];
0a1f7b09
UH
1400 x[i][j] = x[1 - i][1 - j];
1401 x[1 - i][1 - j] = tmp;
c53d793f 1402 }
ea9cfed7 1403 }
c53d793f
HE
1404 }
1405
1406 /* Update mask with function. */
0a1f7b09 1407 for (i = 0; i < 16; i++) {
c53d793f
HE
1408 a = (i >> (2 * index + 0)) & 1;
1409 b = (i >> (2 * index + 1)) & 1;
1410
1411 aset = (*mask >> i) & 1;
1412 bset = x[b][a];
1413
382cb19f 1414 rset = 0;
c53d793f
HE
1415 if (func == FUNC_AND || func == FUNC_NAND)
1416 rset = aset & bset;
1417 else if (func == FUNC_OR || func == FUNC_NOR)
1418 rset = aset | bset;
1419 else if (func == FUNC_XOR || func == FUNC_NXOR)
1420 rset = aset ^ bset;
1421
1422 if (func == FUNC_NAND || func == FUNC_NOR || func == FUNC_NXOR)
1423 rset = !rset;
1424
1425 *mask &= ~(1 << i);
1426
1427 if (rset)
1428 *mask |= 1 << i;
1429 }
1430}
1431
1432/*
1433 * Build trigger LUTs used by 50 MHz and lower sample rates for supporting
1434 * simple pin change and state triggers. Only two transitions (rise/fall) can be
1435 * set at any time, but a full mask and value can be set (0/1).
1436 */
3ba56876 1437SR_PRIV int sigma_build_basic_trigger(struct triggerlut *lut, struct dev_context *devc)
c53d793f
HE
1438{
1439 int i,j;
4ae1f451 1440 uint16_t masks[2] = { 0, 0 };
c53d793f
HE
1441
1442 memset(lut, 0, sizeof(struct triggerlut));
1443
f3f19d11 1444 /* Constant for simple triggers. */
c53d793f
HE
1445 lut->m4 = 0xa000;
1446
1447 /* Value/mask trigger support. */
0e1357e8 1448 build_lut_entry(devc->trigger.simplevalue, devc->trigger.simplemask,
99965709 1449 lut->m2d);
c53d793f
HE
1450
1451 /* Rise/fall trigger support. */
0a1f7b09 1452 for (i = 0, j = 0; i < 16; i++) {
0e1357e8
BV
1453 if (devc->trigger.risingmask & (1 << i) ||
1454 devc->trigger.fallingmask & (1 << i))
c53d793f
HE
1455 masks[j++] = 1 << i;
1456 }
1457
1458 build_lut_entry(masks[0], masks[0], lut->m0d);
1459 build_lut_entry(masks[1], masks[1], lut->m1d);
1460
1461 /* Add glue logic */
1462 if (masks[0] || masks[1]) {
1463 /* Transition trigger. */
0e1357e8 1464 if (masks[0] & devc->trigger.risingmask)
c53d793f 1465 add_trigger_function(OP_RISE, FUNC_OR, 0, 0, &lut->m3);
0e1357e8 1466 if (masks[0] & devc->trigger.fallingmask)
c53d793f 1467 add_trigger_function(OP_FALL, FUNC_OR, 0, 0, &lut->m3);
0e1357e8 1468 if (masks[1] & devc->trigger.risingmask)
c53d793f 1469 add_trigger_function(OP_RISE, FUNC_OR, 1, 0, &lut->m3);
0e1357e8 1470 if (masks[1] & devc->trigger.fallingmask)
c53d793f
HE
1471 add_trigger_function(OP_FALL, FUNC_OR, 1, 0, &lut->m3);
1472 } else {
1473 /* Only value/mask trigger. */
1474 lut->m3 = 0xffff;
1475 }
ee492173 1476
c53d793f 1477 /* Triggertype: event. */
ee492173
HE
1478 lut->params.selres = 3;
1479
e46b8fb1 1480 return SR_OK;
ee492173 1481}