]> sigrok.org Git - libsigrokdecode.git/blame - decoders/uart/pd.py
s/out_proto/out_python/.
[libsigrokdecode.git] / decoders / uart / pd.py
CommitLineData
f44d2db2 1##
50bd5d25 2## This file is part of the libsigrokdecode project.
f44d2db2 3##
0bb7bcf3 4## Copyright (C) 2011-2014 Uwe Hermann <uwe@hermann-uwe.de>
f44d2db2
UH
5##
6## This program is free software; you can redistribute it and/or modify
7## it under the terms of the GNU General Public License as published by
8## the Free Software Foundation; either version 2 of the License, or
9## (at your option) any later version.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
16## You should have received a copy of the GNU General Public License
17## along with this program; if not, write to the Free Software
18## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19##
20
677d597b 21import sigrokdecode as srd
f44d2db2 22
4cace3b8 23'''
c515eed7 24OUTPUT_PYTHON format:
4cace3b8
UH
25
26UART packet:
27[<packet-type>, <rxtx>, <packet-data>]
28
29This is the list of <packet-type>s and their respective <packet-data>:
30 - 'STARTBIT': The data is the (integer) value of the start bit (0/1).
31 - 'DATA': The data is the (integer) value of the UART data. Valid values
32 range from 0 to 512 (as the data can be up to 9 bits in size).
33 - 'PARITYBIT': The data is the (integer) value of the parity bit (0/1).
34 - 'STOPBIT': The data is the (integer) value of the stop bit (0 or 1).
35 - 'INVALID STARTBIT': The data is the (integer) value of the start bit (0/1).
36 - 'INVALID STOPBIT': The data is the (integer) value of the stop bit (0/1).
37 - 'PARITY ERROR': The data is a tuple with two entries. The first one is
38 the expected parity value, the second is the actual parity value.
39 - TODO: Frame error?
40
41The <rxtx> field is 0 for RX packets, 1 for TX packets.
42'''
43
97cca21f
UH
44# Used for differentiating between the two data directions.
45RX = 0
46TX = 1
47
f44d2db2
UH
48# Given a parity type to check (odd, even, zero, one), the value of the
49# parity bit, the value of the data, and the length of the data (5-9 bits,
50# usually 8 bits) return True if the parity is correct, False otherwise.
a7fc4c34 51# 'none' is _not_ allowed as value for 'parity_type'.
f44d2db2
UH
52def parity_ok(parity_type, parity_bit, data, num_data_bits):
53
54 # Handle easy cases first (parity bit is always 1 or 0).
a7fc4c34 55 if parity_type == 'zero':
f44d2db2 56 return parity_bit == 0
a7fc4c34 57 elif parity_type == 'one':
f44d2db2
UH
58 return parity_bit == 1
59
60 # Count number of 1 (high) bits in the data (and the parity bit itself!).
ac941bf9 61 ones = bin(data).count('1') + parity_bit
f44d2db2
UH
62
63 # Check for odd/even parity.
a7fc4c34 64 if parity_type == 'odd':
ac941bf9 65 return (ones % 2) == 1
a7fc4c34 66 elif parity_type == 'even':
ac941bf9 67 return (ones % 2) == 0
f44d2db2
UH
68 else:
69 raise Exception('Invalid parity type: %d' % parity_type)
70
677d597b 71class Decoder(srd.Decoder):
a2c2afd9 72 api_version = 1
f44d2db2
UH
73 id = 'uart'
74 name = 'UART'
3d3da57d 75 longname = 'Universal Asynchronous Receiver/Transmitter'
a465436e 76 desc = 'Asynchronous, serial bus.'
f44d2db2
UH
77 license = 'gplv2+'
78 inputs = ['logic']
79 outputs = ['uart']
29ed0f4c 80 probes = [
f44d2db2
UH
81 # Allow specifying only one of the signals, e.g. if only one data
82 # direction exists (or is relevant).
29ed0f4c
UH
83 {'id': 'rx', 'name': 'RX', 'desc': 'UART receive line'},
84 {'id': 'tx', 'name': 'TX', 'desc': 'UART transmit line'},
85 ]
b77614bc 86 optional_probes = []
f44d2db2 87 options = {
97cca21f 88 'baudrate': ['Baud rate', 115200],
f44d2db2 89 'num_data_bits': ['Data bits', 8], # Valid: 5-9.
a7fc4c34
UH
90 'parity_type': ['Parity type', 'none'],
91 'parity_check': ['Check parity?', 'yes'], # TODO: Bool supported?
92 'num_stop_bits': ['Stop bit(s)', '1'], # String! 0, 0.5, 1, 1.5.
93 'bit_order': ['Bit order', 'lsb-first'],
3006c663 94 'format': ['Data format', 'ascii'], # ascii/dec/hex/oct/bin
f44d2db2 95 # TODO: Options to invert the signal(s).
f44d2db2 96 }
e97b6ef5 97 annotations = [
9f2f42c0
UH
98 ['rx-data', 'UART RX data'],
99 ['tx-data', 'UART TX data'],
100 ['start-bits', 'UART start bits'],
101 ['parity-bits', 'UART parity bits'],
102 ['stop-bits', 'UART stop bits'],
103 ['warnings', 'Warnings'],
1bb57ab8 104 ]
0bb7bcf3
UH
105 binary = (
106 ('rx', 'RX dump'),
107 ('tx', 'TX dump'),
108 ('rxtx', 'RX/TX dump'),
109 )
f44d2db2 110
97cca21f 111 def putx(self, rxtx, data):
15ac6604
UH
112 s, halfbit = self.startsample[rxtx], int(self.bit_width / 2)
113 self.put(s - halfbit, self.samplenum + halfbit, self.out_ann, data)
114
115 def putg(self, data):
116 s, halfbit = self.samplenum, int(self.bit_width / 2)
117 self.put(s - halfbit, s + halfbit, self.out_ann, data)
118
119 def putp(self, data):
120 s, halfbit = self.samplenum, int(self.bit_width / 2)
c515eed7 121 self.put(s - halfbit, s + halfbit, self.out_python, data)
97cca21f 122
0bb7bcf3
UH
123 def putbin(self, rxtx, data):
124 s, halfbit = self.startsample[rxtx], int(self.bit_width / 2)
125 self.put(s - halfbit, self.samplenum + halfbit, self.out_bin, data)
126
f44d2db2 127 def __init__(self, **kwargs):
f372d597 128 self.samplerate = None
f44d2db2 129 self.samplenum = 0
97cca21f
UH
130 self.frame_start = [-1, -1]
131 self.startbit = [-1, -1]
132 self.cur_data_bit = [0, 0]
133 self.databyte = [0, 0]
1ccef461 134 self.paritybit = [-1, -1]
97cca21f
UH
135 self.stopbit1 = [-1, -1]
136 self.startsample = [-1, -1]
2b716038 137 self.state = ['WAIT FOR START BIT', 'WAIT FOR START BIT']
83be7b83
UH
138 self.oldbit = [1, 1]
139 self.oldpins = [1, 1]
f44d2db2 140
f372d597 141 def start(self):
c515eed7 142 self.out_python = self.register(srd.OUTPUT_PYTHON)
0bb7bcf3 143 self.out_bin = self.register(srd.OUTPUT_BINARY)
be465111 144 self.out_ann = self.register(srd.OUTPUT_ANN)
f44d2db2 145
f372d597
BV
146 def metadata(self, key, value):
147 if key == srd.SRD_CONF_SAMPLERATE:
148 self.samplerate = value;
149 # The width of one UART bit in number of samples.
150 self.bit_width = float(self.samplerate) / float(self.options['baudrate'])
f44d2db2 151
f44d2db2 152 # Return true if we reached the middle of the desired bit, false otherwise.
97cca21f 153 def reached_bit(self, rxtx, bitnum):
f44d2db2
UH
154 # bitpos is the samplenumber which is in the middle of the
155 # specified UART bit (0 = start bit, 1..x = data, x+1 = parity bit
156 # (if used) or the first stop bit, and so on).
97cca21f 157 bitpos = self.frame_start[rxtx] + (self.bit_width / 2.0)
f44d2db2
UH
158 bitpos += bitnum * self.bit_width
159 if self.samplenum >= bitpos:
160 return True
161 return False
162
97cca21f
UH
163 def reached_bit_last(self, rxtx, bitnum):
164 bitpos = self.frame_start[rxtx] + ((bitnum + 1) * self.bit_width)
f44d2db2
UH
165 if self.samplenum >= bitpos:
166 return True
167 return False
168
97cca21f 169 def wait_for_start_bit(self, rxtx, old_signal, signal):
f44d2db2
UH
170 # The start bit is always 0 (low). As the idle UART (and the stop bit)
171 # level is 1 (high), the beginning of a start bit is a falling edge.
172 if not (old_signal == 1 and signal == 0):
173 return
174
175 # Save the sample number where the start bit begins.
97cca21f 176 self.frame_start[rxtx] = self.samplenum
f44d2db2 177
2b716038 178 self.state[rxtx] = 'GET START BIT'
f44d2db2 179
97cca21f 180 def get_start_bit(self, rxtx, signal):
f44d2db2 181 # Skip samples until we're in the middle of the start bit.
97cca21f 182 if not self.reached_bit(rxtx, 0):
1bb57ab8 183 return
f44d2db2 184
97cca21f 185 self.startbit[rxtx] = signal
f44d2db2 186
5cc4b6a0 187 # The startbit must be 0. If not, we report an error.
97cca21f 188 if self.startbit[rxtx] != 0:
15ac6604 189 self.putp(['INVALID STARTBIT', rxtx, self.startbit[rxtx]])
5cc4b6a0 190 # TODO: Abort? Ignore rest of the frame?
f44d2db2 191
97cca21f
UH
192 self.cur_data_bit[rxtx] = 0
193 self.databyte[rxtx] = 0
194 self.startsample[rxtx] = -1
f44d2db2 195
2b716038 196 self.state[rxtx] = 'GET DATA BITS'
f44d2db2 197
15ac6604 198 self.putp(['STARTBIT', rxtx, self.startbit[rxtx]])
6d6b32d6 199 self.putg([2, ['Start bit', 'Start', 'S']])
f44d2db2 200
97cca21f 201 def get_data_bits(self, rxtx, signal):
f44d2db2 202 # Skip samples until we're in the middle of the desired data bit.
97cca21f 203 if not self.reached_bit(rxtx, self.cur_data_bit[rxtx] + 1):
1bb57ab8 204 return
f44d2db2 205
15ac6604 206 # Save the sample number of the middle of the first data bit.
97cca21f
UH
207 if self.startsample[rxtx] == -1:
208 self.startsample[rxtx] = self.samplenum
f44d2db2
UH
209
210 # Get the next data bit in LSB-first or MSB-first fashion.
a7fc4c34 211 if self.options['bit_order'] == 'lsb-first':
97cca21f 212 self.databyte[rxtx] >>= 1
fd4aa8aa
UH
213 self.databyte[rxtx] |= \
214 (signal << (self.options['num_data_bits'] - 1))
a7fc4c34 215 elif self.options['bit_order'] == 'msb-first':
97cca21f
UH
216 self.databyte[rxtx] <<= 1
217 self.databyte[rxtx] |= (signal << 0)
f44d2db2 218 else:
a7fc4c34 219 raise Exception('Invalid bit order value: %s',
4a04ece4 220 self.options['bit_order'])
f44d2db2
UH
221
222 # Return here, unless we already received all data bits.
4a04ece4 223 if self.cur_data_bit[rxtx] < self.options['num_data_bits'] - 1:
97cca21f 224 self.cur_data_bit[rxtx] += 1
1bb57ab8 225 return
f44d2db2 226
2b716038 227 self.state[rxtx] = 'GET PARITY BIT'
f44d2db2 228
15ac6604 229 self.putp(['DATA', rxtx, self.databyte[rxtx]])
f44d2db2 230
3006c663
UH
231 b, f = self.databyte[rxtx], self.options['format']
232 if f == 'ascii':
e0a0123d 233 c = chr(b) if b in range(30, 126 + 1) else '[%02X]' % b
8705ddc8 234 self.putx(rxtx, [rxtx, [c]])
3006c663 235 elif f == 'dec':
6d6b32d6 236 self.putx(rxtx, [rxtx, [str(b)]])
3006c663 237 elif f == 'hex':
6d6b32d6 238 self.putx(rxtx, [rxtx, [hex(b)[2:].zfill(2).upper()]])
3006c663 239 elif f == 'oct':
6d6b32d6 240 self.putx(rxtx, [rxtx, [oct(b)[2:].zfill(3)]])
3006c663 241 elif f == 'bin':
6d6b32d6 242 self.putx(rxtx, [rxtx, [bin(b)[2:].zfill(8)]])
3006c663
UH
243 else:
244 raise Exception('Invalid data format option: %s' % f)
f44d2db2 245
0bb7bcf3
UH
246 self.putbin(rxtx, (rxtx, bytes([b])))
247 self.putbin(rxtx, (2, bytes([b])))
248
97cca21f 249 def get_parity_bit(self, rxtx, signal):
f44d2db2 250 # If no parity is used/configured, skip to the next state immediately.
a7fc4c34 251 if self.options['parity_type'] == 'none':
2b716038 252 self.state[rxtx] = 'GET STOP BITS'
1bb57ab8 253 return
f44d2db2
UH
254
255 # Skip samples until we're in the middle of the parity bit.
4a04ece4 256 if not self.reached_bit(rxtx, self.options['num_data_bits'] + 1):
1bb57ab8 257 return
f44d2db2 258
97cca21f 259 self.paritybit[rxtx] = signal
f44d2db2 260
2b716038 261 self.state[rxtx] = 'GET STOP BITS'
f44d2db2 262
ac941bf9 263 if parity_ok(self.options['parity_type'], self.paritybit[rxtx],
4a04ece4 264 self.databyte[rxtx], self.options['num_data_bits']):
15ac6604 265 self.putp(['PARITYBIT', rxtx, self.paritybit[rxtx]])
6d6b32d6 266 self.putg([3, ['Parity bit', 'Parity', 'P']])
f44d2db2 267 else:
61132abd 268 # TODO: Return expected/actual parity values.
15ac6604 269 self.putp(['PARITY ERROR', rxtx, (0, 1)]) # FIXME: Dummy tuple...
6d6b32d6 270 self.putg([5, ['Parity error', 'Parity err', 'PE']])
f44d2db2
UH
271
272 # TODO: Currently only supports 1 stop bit.
97cca21f 273 def get_stop_bits(self, rxtx, signal):
f44d2db2 274 # Skip samples until we're in the middle of the stop bit(s).
a7fc4c34 275 skip_parity = 0 if self.options['parity_type'] == 'none' else 1
4a04ece4
UH
276 b = self.options['num_data_bits'] + 1 + skip_parity
277 if not self.reached_bit(rxtx, b):
1bb57ab8 278 return
f44d2db2 279
97cca21f 280 self.stopbit1[rxtx] = signal
f44d2db2 281
5cc4b6a0 282 # Stop bits must be 1. If not, we report an error.
97cca21f 283 if self.stopbit1[rxtx] != 1:
15ac6604 284 self.putp(['INVALID STOPBIT', rxtx, self.stopbit1[rxtx]])
6d6b32d6 285 self.putg([5, ['Frame error', 'Frame err', 'FE']])
5cc4b6a0 286 # TODO: Abort? Ignore the frame? Other?
f44d2db2 287
2b716038 288 self.state[rxtx] = 'WAIT FOR START BIT'
f44d2db2 289
15ac6604 290 self.putp(['STOPBIT', rxtx, self.stopbit1[rxtx]])
6d6b32d6 291 self.putg([4, ['Stop bit', 'Stop', 'T']])
f44d2db2 292
decde15e 293 def decode(self, ss, es, data):
f372d597
BV
294 if self.samplerate is None:
295 raise Exception("Cannot decode without samplerate.")
decde15e 296 # TODO: Either RX or TX could be omitted (optional probe).
2fcd7c22
UH
297 for (self.samplenum, pins) in data:
298
b0827236
UH
299 # Note: Ignoring identical samples here for performance reasons
300 # is not possible for this PD, at least not in the current state.
301 # if self.oldpins == pins:
302 # continue
2fcd7c22 303 self.oldpins, (rx, tx) = pins, pins
f44d2db2 304
f44d2db2 305 # State machine.
97cca21f
UH
306 for rxtx in (RX, TX):
307 signal = rx if (rxtx == RX) else tx
308
2b716038 309 if self.state[rxtx] == 'WAIT FOR START BIT':
97cca21f 310 self.wait_for_start_bit(rxtx, self.oldbit[rxtx], signal)
2b716038 311 elif self.state[rxtx] == 'GET START BIT':
97cca21f 312 self.get_start_bit(rxtx, signal)
2b716038 313 elif self.state[rxtx] == 'GET DATA BITS':
97cca21f 314 self.get_data_bits(rxtx, signal)
2b716038 315 elif self.state[rxtx] == 'GET PARITY BIT':
97cca21f 316 self.get_parity_bit(rxtx, signal)
2b716038 317 elif self.state[rxtx] == 'GET STOP BITS':
97cca21f
UH
318 self.get_stop_bits(rxtx, signal)
319 else:
0eeeb544 320 raise Exception('Invalid state: %s' % self.state[rxtx])
97cca21f
UH
321
322 # Save current RX/TX values for the next round.
323 self.oldbit[rxtx] = signal
f44d2db2 324