]> sigrok.org Git - libsigrokdecode.git/blame - decoders/uart/pd.py
jtag_ejtag: Move bin2int() to common/srdhelper.
[libsigrokdecode.git] / decoders / uart / pd.py
CommitLineData
f44d2db2 1##
50bd5d25 2## This file is part of the libsigrokdecode project.
f44d2db2 3##
0bb7bcf3 4## Copyright (C) 2011-2014 Uwe Hermann <uwe@hermann-uwe.de>
f44d2db2
UH
5##
6## This program is free software; you can redistribute it and/or modify
7## it under the terms of the GNU General Public License as published by
8## the Free Software Foundation; either version 2 of the License, or
9## (at your option) any later version.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
16## You should have received a copy of the GNU General Public License
4539e9ca 17## along with this program; if not, see <http://www.gnu.org/licenses/>.
f44d2db2
UH
18##
19
677d597b 20import sigrokdecode as srd
b5712ccb 21from math import floor, ceil
f44d2db2 22
4cace3b8 23'''
c515eed7 24OUTPUT_PYTHON format:
4cace3b8 25
bf69977d
UH
26Packet:
27[<ptype>, <rxtx>, <pdata>]
4cace3b8 28
bf69977d 29This is the list of <ptype>s and their respective <pdata> values:
4cace3b8 30 - 'STARTBIT': The data is the (integer) value of the start bit (0/1).
0c7d5a56
UH
31 - 'DATA': This is always a tuple containing two items:
32 - 1st item: the (integer) value of the UART data. Valid values
6ffd71c1 33 range from 0 to 511 (as the data can be up to 9 bits in size).
0c7d5a56 34 - 2nd item: the list of individual data bits and their ss/es numbers.
4cace3b8
UH
35 - 'PARITYBIT': The data is the (integer) value of the parity bit (0/1).
36 - 'STOPBIT': The data is the (integer) value of the stop bit (0 or 1).
37 - 'INVALID STARTBIT': The data is the (integer) value of the start bit (0/1).
38 - 'INVALID STOPBIT': The data is the (integer) value of the stop bit (0/1).
39 - 'PARITY ERROR': The data is a tuple with two entries. The first one is
40 the expected parity value, the second is the actual parity value.
41 - TODO: Frame error?
42
43The <rxtx> field is 0 for RX packets, 1 for TX packets.
44'''
45
97cca21f
UH
46# Used for differentiating between the two data directions.
47RX = 0
48TX = 1
49
f44d2db2
UH
50# Given a parity type to check (odd, even, zero, one), the value of the
51# parity bit, the value of the data, and the length of the data (5-9 bits,
52# usually 8 bits) return True if the parity is correct, False otherwise.
a7fc4c34 53# 'none' is _not_ allowed as value for 'parity_type'.
f44d2db2
UH
54def parity_ok(parity_type, parity_bit, data, num_data_bits):
55
56 # Handle easy cases first (parity bit is always 1 or 0).
a7fc4c34 57 if parity_type == 'zero':
f44d2db2 58 return parity_bit == 0
a7fc4c34 59 elif parity_type == 'one':
f44d2db2
UH
60 return parity_bit == 1
61
62 # Count number of 1 (high) bits in the data (and the parity bit itself!).
ac941bf9 63 ones = bin(data).count('1') + parity_bit
f44d2db2
UH
64
65 # Check for odd/even parity.
a7fc4c34 66 if parity_type == 'odd':
ac941bf9 67 return (ones % 2) == 1
a7fc4c34 68 elif parity_type == 'even':
ac941bf9 69 return (ones % 2) == 0
f44d2db2 70
21cda951
UH
71class SamplerateError(Exception):
72 pass
73
f04964c6
UH
74class ChannelError(Exception):
75 pass
76
677d597b 77class Decoder(srd.Decoder):
dcd3d626 78 api_version = 3
f44d2db2
UH
79 id = 'uart'
80 name = 'UART'
3d3da57d 81 longname = 'Universal Asynchronous Receiver/Transmitter'
a465436e 82 desc = 'Asynchronous, serial bus.'
f44d2db2
UH
83 license = 'gplv2+'
84 inputs = ['logic']
85 outputs = ['uart']
6a15597a 86 optional_channels = (
f44d2db2
UH
87 # Allow specifying only one of the signals, e.g. if only one data
88 # direction exists (or is relevant).
29ed0f4c
UH
89 {'id': 'rx', 'name': 'RX', 'desc': 'UART receive line'},
90 {'id': 'tx', 'name': 'TX', 'desc': 'UART transmit line'},
da9bcbd9 91 )
84c1c0b5
BV
92 options = (
93 {'id': 'baudrate', 'desc': 'Baud rate', 'default': 115200},
94 {'id': 'num_data_bits', 'desc': 'Data bits', 'default': 8,
95 'values': (5, 6, 7, 8, 9)},
96 {'id': 'parity_type', 'desc': 'Parity type', 'default': 'none',
97 'values': ('none', 'odd', 'even', 'zero', 'one')},
98 {'id': 'parity_check', 'desc': 'Check parity?', 'default': 'yes',
99 'values': ('yes', 'no')},
100 {'id': 'num_stop_bits', 'desc': 'Stop bits', 'default': 1.0,
101 'values': (0.0, 0.5, 1.0, 1.5)},
102 {'id': 'bit_order', 'desc': 'Bit order', 'default': 'lsb-first',
103 'values': ('lsb-first', 'msb-first')},
ea36c198 104 {'id': 'format', 'desc': 'Data format', 'default': 'hex',
84c1c0b5 105 'values': ('ascii', 'dec', 'hex', 'oct', 'bin')},
4eafeeef
DB
106 {'id': 'invert_rx', 'desc': 'Invert RX?', 'default': 'no',
107 'values': ('yes', 'no')},
108 {'id': 'invert_tx', 'desc': 'Invert TX?', 'default': 'no',
109 'values': ('yes', 'no')},
84c1c0b5 110 )
da9bcbd9
BV
111 annotations = (
112 ('rx-data', 'RX data'),
113 ('tx-data', 'TX data'),
114 ('rx-start', 'RX start bits'),
115 ('tx-start', 'TX start bits'),
116 ('rx-parity-ok', 'RX parity OK bits'),
117 ('tx-parity-ok', 'TX parity OK bits'),
118 ('rx-parity-err', 'RX parity error bits'),
119 ('tx-parity-err', 'TX parity error bits'),
120 ('rx-stop', 'RX stop bits'),
121 ('tx-stop', 'TX stop bits'),
122 ('rx-warnings', 'RX warnings'),
123 ('tx-warnings', 'TX warnings'),
124 ('rx-data-bits', 'RX data bits'),
125 ('tx-data-bits', 'TX data bits'),
126 )
2ce20a91 127 annotation_rows = (
4e3b276a 128 ('rx-data', 'RX', (0, 2, 4, 6, 8)),
4aedd5b8 129 ('rx-data-bits', 'RX bits', (12,)),
4e3b276a 130 ('rx-warnings', 'RX warnings', (10,)),
4aedd5b8
UH
131 ('tx-data', 'TX', (1, 3, 5, 7, 9)),
132 ('tx-data-bits', 'TX bits', (13,)),
4e3b276a 133 ('tx-warnings', 'TX warnings', (11,)),
2ce20a91 134 )
0bb7bcf3
UH
135 binary = (
136 ('rx', 'RX dump'),
137 ('tx', 'TX dump'),
138 ('rxtx', 'RX/TX dump'),
139 )
96a044da 140 idle_state = ['WAIT FOR START BIT', 'WAIT FOR START BIT']
f44d2db2 141
97cca21f 142 def putx(self, rxtx, data):
b5712ccb
PA
143 s, halfbit = self.startsample[rxtx], self.bit_width / 2.0
144 self.put(s - floor(halfbit), self.samplenum + ceil(halfbit), self.out_ann, data)
15ac6604 145
4aedd5b8 146 def putpx(self, rxtx, data):
b5712ccb
PA
147 s, halfbit = self.startsample[rxtx], self.bit_width / 2.0
148 self.put(s - floor(halfbit), self.samplenum + ceil(halfbit), self.out_python, data)
4aedd5b8 149
15ac6604 150 def putg(self, data):
b5712ccb
PA
151 s, halfbit = self.samplenum, self.bit_width / 2.0
152 self.put(s - floor(halfbit), s + ceil(halfbit), self.out_ann, data)
15ac6604
UH
153
154 def putp(self, data):
b5712ccb
PA
155 s, halfbit = self.samplenum, self.bit_width / 2.0
156 self.put(s - floor(halfbit), s + ceil(halfbit), self.out_python, data)
97cca21f 157
0bb7bcf3 158 def putbin(self, rxtx, data):
b5712ccb 159 s, halfbit = self.startsample[rxtx], self.bit_width / 2.0
2f370328 160 self.put(s - floor(halfbit), self.samplenum + ceil(halfbit), self.out_binary, data)
0bb7bcf3 161
92b7b49f 162 def __init__(self):
10aeb8ea
GS
163 self.reset()
164
165 def reset(self):
f372d597 166 self.samplerate = None
f44d2db2 167 self.samplenum = 0
97cca21f
UH
168 self.frame_start = [-1, -1]
169 self.startbit = [-1, -1]
170 self.cur_data_bit = [0, 0]
e9a3c933 171 self.datavalue = [0, 0]
1ccef461 172 self.paritybit = [-1, -1]
97cca21f
UH
173 self.stopbit1 = [-1, -1]
174 self.startsample = [-1, -1]
2b716038 175 self.state = ['WAIT FOR START BIT', 'WAIT FOR START BIT']
4aedd5b8 176 self.databits = [[], []]
f44d2db2 177
f372d597 178 def start(self):
c515eed7 179 self.out_python = self.register(srd.OUTPUT_PYTHON)
2f370328 180 self.out_binary = self.register(srd.OUTPUT_BINARY)
be465111 181 self.out_ann = self.register(srd.OUTPUT_ANN)
98b89139 182 self.bw = (self.options['num_data_bits'] + 7) // 8
f44d2db2 183
f372d597
BV
184 def metadata(self, key, value):
185 if key == srd.SRD_CONF_SAMPLERATE:
35b380b1 186 self.samplerate = value
f372d597
BV
187 # The width of one UART bit in number of samples.
188 self.bit_width = float(self.samplerate) / float(self.options['baudrate'])
f44d2db2 189
dcd3d626 190 def get_sample_point(self, rxtx, bitnum):
0b83932c 191 # Determine absolute sample number of a bit slot's sample point.
f44d2db2
UH
192 # bitpos is the samplenumber which is in the middle of the
193 # specified UART bit (0 = start bit, 1..x = data, x+1 = parity bit
194 # (if used) or the first stop bit, and so on).
b5712ccb
PA
195 # The samples within bit are 0, 1, ..., (bit_width - 1), therefore
196 # index of the middle sample within bit window is (bit_width - 1) / 2.
197 bitpos = self.frame_start[rxtx] + (self.bit_width - 1) / 2.0
f44d2db2 198 bitpos += bitnum * self.bit_width
dcd3d626
GS
199 return bitpos
200
dcd3d626 201 def wait_for_start_bit(self, rxtx, signal):
f44d2db2 202 # Save the sample number where the start bit begins.
97cca21f 203 self.frame_start[rxtx] = self.samplenum
f44d2db2 204
2b716038 205 self.state[rxtx] = 'GET START BIT'
f44d2db2 206
97cca21f 207 def get_start_bit(self, rxtx, signal):
97cca21f 208 self.startbit[rxtx] = signal
f44d2db2 209
711d0602
GS
210 # The startbit must be 0. If not, we report an error and wait
211 # for the next start bit (assuming this one was spurious).
97cca21f 212 if self.startbit[rxtx] != 0:
15ac6604 213 self.putp(['INVALID STARTBIT', rxtx, self.startbit[rxtx]])
76a4498f 214 self.putg([rxtx + 10, ['Frame error', 'Frame err', 'FE']])
711d0602
GS
215 self.state[rxtx] = 'WAIT FOR START BIT'
216 return
f44d2db2 217
97cca21f 218 self.cur_data_bit[rxtx] = 0
e9a3c933 219 self.datavalue[rxtx] = 0
97cca21f 220 self.startsample[rxtx] = -1
f44d2db2 221
15ac6604 222 self.putp(['STARTBIT', rxtx, self.startbit[rxtx]])
2ce20a91 223 self.putg([rxtx + 2, ['Start bit', 'Start', 'S']])
f44d2db2 224
4bb42a91
GS
225 self.state[rxtx] = 'GET DATA BITS'
226
97cca21f 227 def get_data_bits(self, rxtx, signal):
15ac6604 228 # Save the sample number of the middle of the first data bit.
97cca21f
UH
229 if self.startsample[rxtx] == -1:
230 self.startsample[rxtx] = self.samplenum
f44d2db2
UH
231
232 # Get the next data bit in LSB-first or MSB-first fashion.
a7fc4c34 233 if self.options['bit_order'] == 'lsb-first':
e9a3c933
GS
234 self.datavalue[rxtx] >>= 1
235 self.datavalue[rxtx] |= \
fd4aa8aa 236 (signal << (self.options['num_data_bits'] - 1))
22fc7ace 237 else:
e9a3c933
GS
238 self.datavalue[rxtx] <<= 1
239 self.datavalue[rxtx] |= (signal << 0)
f44d2db2 240
4aedd5b8
UH
241 self.putg([rxtx + 12, ['%d' % signal]])
242
243 # Store individual data bits and their start/end samplenumbers.
244 s, halfbit = self.samplenum, int(self.bit_width / 2)
245 self.databits[rxtx].append([signal, s - halfbit, s + halfbit])
246
f44d2db2 247 # Return here, unless we already received all data bits.
5e3c79fd
GS
248 self.cur_data_bit[rxtx] += 1
249 if self.cur_data_bit[rxtx] < self.options['num_data_bits']:
1bb57ab8 250 return
f44d2db2 251
7cf698c5 252 self.putpx(rxtx, ['DATA', rxtx,
e9a3c933 253 (self.datavalue[rxtx], self.databits[rxtx])])
f44d2db2 254
6ffd71c1
GS
255 b = self.datavalue[rxtx]
256 formatted = self.format_value(b)
257 if formatted is not None:
258 self.putx(rxtx, [rxtx, [formatted]])
f44d2db2 259
98b89139
UH
260 bdata = b.to_bytes(self.bw, byteorder='big')
261 self.putbin(rxtx, [rxtx, bdata])
262 self.putbin(rxtx, [2, bdata])
0bb7bcf3 263
c1fc50b1 264 self.databits[rxtx] = []
4aedd5b8 265
4bb42a91
GS
266 # Advance to either reception of the parity bit, or reception of
267 # the STOP bits if parity is not applicable.
268 self.state[rxtx] = 'GET PARITY BIT'
269 if self.options['parity_type'] == 'none':
270 self.state[rxtx] = 'GET STOP BITS'
271
6ffd71c1
GS
272 def format_value(self, v):
273 # Format value 'v' according to configured options.
274 # Reflects the user selected kind of representation, as well as
275 # the number of data bits in the UART frames.
276
277 fmt, bits = self.options['format'], self.options['num_data_bits']
278
279 # Assume "is printable" for values from 32 to including 126,
280 # below 32 is "control" and thus not printable, above 127 is
281 # "not ASCII" in its strict sense, 127 (DEL) is not printable,
282 # fall back to hex representation for non-printables.
283 if fmt == 'ascii':
284 if v in range(32, 126 + 1):
285 return chr(v)
286 hexfmt = "[{:02X}]" if bits <= 8 else "[{:03X}]"
287 return hexfmt.format(v)
288
289 # Mere number to text conversion without prefix and padding
290 # for the "decimal" output format.
291 if fmt == 'dec':
292 return "{:d}".format(v)
293
294 # Padding with leading zeroes for hex/oct/bin formats, but
295 # without a prefix for density -- since the format is user
296 # specified, there is no ambiguity.
297 if fmt == 'hex':
298 digits = (bits + 4 - 1) // 4
299 fmtchar = "X"
300 elif fmt == 'oct':
301 digits = (bits + 3 - 1) // 3
302 fmtchar = "o"
303 elif fmt == 'bin':
304 digits = bits
305 fmtchar = "b"
306 else:
307 fmtchar = None
308 if fmtchar is not None:
309 fmt = "{{:0{:d}{:s}}}".format(digits, fmtchar)
310 return fmt.format(v)
311
312 return None
313
97cca21f 314 def get_parity_bit(self, rxtx, signal):
97cca21f 315 self.paritybit[rxtx] = signal
f44d2db2 316
ac941bf9 317 if parity_ok(self.options['parity_type'], self.paritybit[rxtx],
e9a3c933 318 self.datavalue[rxtx], self.options['num_data_bits']):
15ac6604 319 self.putp(['PARITYBIT', rxtx, self.paritybit[rxtx]])
2ce20a91 320 self.putg([rxtx + 4, ['Parity bit', 'Parity', 'P']])
f44d2db2 321 else:
61132abd 322 # TODO: Return expected/actual parity values.
15ac6604 323 self.putp(['PARITY ERROR', rxtx, (0, 1)]) # FIXME: Dummy tuple...
4e3b276a 324 self.putg([rxtx + 6, ['Parity error', 'Parity err', 'PE']])
f44d2db2 325
4bb42a91
GS
326 self.state[rxtx] = 'GET STOP BITS'
327
f44d2db2 328 # TODO: Currently only supports 1 stop bit.
97cca21f 329 def get_stop_bits(self, rxtx, signal):
97cca21f 330 self.stopbit1[rxtx] = signal
f44d2db2 331
5cc4b6a0 332 # Stop bits must be 1. If not, we report an error.
97cca21f 333 if self.stopbit1[rxtx] != 1:
15ac6604 334 self.putp(['INVALID STOPBIT', rxtx, self.stopbit1[rxtx]])
76a4498f 335 self.putg([rxtx + 10, ['Frame error', 'Frame err', 'FE']])
5cc4b6a0 336 # TODO: Abort? Ignore the frame? Other?
f44d2db2 337
15ac6604 338 self.putp(['STOPBIT', rxtx, self.stopbit1[rxtx]])
2ce20a91 339 self.putg([rxtx + 4, ['Stop bit', 'Stop', 'T']])
f44d2db2 340
4bb42a91
GS
341 self.state[rxtx] = 'WAIT FOR START BIT'
342
dcd3d626 343 def get_wait_cond(self, rxtx, inv):
0b83932c
UH
344 # Return condititions that are suitable for Decoder.wait(). Those
345 # conditions either match the falling edge of the START bit, or
346 # the sample point of the next bit time.
dcd3d626
GS
347 state = self.state[rxtx]
348 if state == 'WAIT FOR START BIT':
349 return {rxtx: 'r' if inv else 'f'}
350 if state == 'GET START BIT':
351 bitnum = 0
352 elif state == 'GET DATA BITS':
353 bitnum = 1 + self.cur_data_bit[rxtx]
354 elif state == 'GET PARITY BIT':
355 bitnum = 1 + self.options['num_data_bits']
356 elif state == 'GET STOP BITS':
357 bitnum = 1 + self.options['num_data_bits']
358 bitnum += 0 if self.options['parity_type'] == 'none' else 1
0b83932c
UH
359 want_num = ceil(self.get_sample_point(rxtx, bitnum))
360 return {'skip': want_num - self.samplenum}
dcd3d626 361
0de2810f 362 def inspect_sample(self, rxtx, signal, inv):
0b83932c 363 # Inspect a sample returned by .wait() for the specified UART line.
0de2810f
GS
364 if inv:
365 signal = not signal
366
367 state = self.state[rxtx]
368 if state == 'WAIT FOR START BIT':
369 self.wait_for_start_bit(rxtx, signal)
370 elif state == 'GET START BIT':
371 self.get_start_bit(rxtx, signal)
372 elif state == 'GET DATA BITS':
373 self.get_data_bits(rxtx, signal)
374 elif state == 'GET PARITY BIT':
375 self.get_parity_bit(rxtx, signal)
376 elif state == 'GET STOP BITS':
377 self.get_stop_bits(rxtx, signal)
378
dcd3d626 379 def decode(self):
21cda951
UH
380 if not self.samplerate:
381 raise SamplerateError('Cannot decode without samplerate.')
2fcd7c22 382
dcd3d626
GS
383 has_pin = [self.has_channel(ch) for ch in (RX, TX)]
384 if has_pin == [False, False]:
385 raise ChannelError('Either TX or RX (or both) pins required.')
386
387 opt = self.options
388 inv = [opt['invert_rx'] == 'yes', opt['invert_tx'] == 'yes']
7d62e5b3 389 cond_idx = [None] * len(has_pin)
dcd3d626
GS
390
391 while True:
392 conds = []
393 if has_pin[RX]:
7d62e5b3 394 cond_idx[RX] = len(conds)
dcd3d626
GS
395 conds.append(self.get_wait_cond(RX, inv[RX]))
396 if has_pin[TX]:
7d62e5b3 397 cond_idx[TX] = len(conds)
dcd3d626
GS
398 conds.append(self.get_wait_cond(TX, inv[TX]))
399 (rx, tx) = self.wait(conds)
7d62e5b3 400 if cond_idx[RX] is not None and self.matched[cond_idx[RX]]:
0de2810f 401 self.inspect_sample(RX, rx, inv[RX])
7d62e5b3 402 if cond_idx[TX] is not None and self.matched[cond_idx[TX]]:
0de2810f 403 self.inspect_sample(TX, tx, inv[TX])