]> sigrok.org Git - libsigrokdecode.git/blame - decoders/spi/pd.py
Use the new Decoder.register() API
[libsigrokdecode.git] / decoders / spi / pd.py
CommitLineData
6eb87578 1##
50bd5d25 2## This file is part of the libsigrokdecode project.
6eb87578
GM
3##
4## Copyright (C) 2011 Gareth McMullin <gareth@blacksphere.co.nz>
3eda7779 5## Copyright (C) 2012-2013 Uwe Hermann <uwe@hermann-uwe.de>
6eb87578
GM
6##
7## This program is free software; you can redistribute it and/or modify
8## it under the terms of the GNU General Public License as published by
9## the Free Software Foundation; either version 2 of the License, or
10## (at your option) any later version.
11##
12## This program is distributed in the hope that it will be useful,
13## but WITHOUT ANY WARRANTY; without even the implied warranty of
14## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15## GNU General Public License for more details.
16##
17## You should have received a copy of the GNU General Public License
18## along with this program; if not, write to the Free Software
19## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
20##
ad2dc0de 21
156509ca
UH
22# SPI protocol decoder
23
677d597b 24import sigrokdecode as srd
67e847fd 25
0702e0cf
UH
26'''
27Protocol output format:
28
29SPI packet:
30[<cmd>, <data1>, <data2>]
31
32Commands:
33 - 'DATA': <data1> contains the MISO data, <data2> contains the MOSI data.
34 The data is _usually_ 8 bits (but can also be fewer or more bits).
35 Both data items are Python numbers, not strings.
36 - 'CS CHANGE': <data1> is the old CS# pin value, <data2> is the new value.
37 Both data items are Python numbers (0/1), not strings.
38
39Examples:
40 ['CS-CHANGE', 1, 0]
41 ['DATA', 0xff, 0x3a]
42 ['DATA', 0x65, 0x00]
43 ['CS-CHANGE', 0, 1]
44'''
45
8a7ce2a3 46# Key: (CPOL, CPHA). Value: SPI mode.
94bbdb9a
UH
47# Clock polarity (CPOL) = 0/1: Clock is low/high when inactive.
48# Clock phase (CPHA) = 0/1: Data is valid on the leading/trailing clock edge.
c94c8c91
UH
49spi_mode = {
50 (0, 0): 0, # Mode 0
51 (0, 1): 1, # Mode 1
52 (1, 0): 2, # Mode 2
53 (1, 1): 3, # Mode 3
54}
55
677d597b 56class Decoder(srd.Decoder):
a2c2afd9 57 api_version = 1
67e847fd 58 id = 'spi'
2b7d0e2b 59 name = 'SPI'
3d3da57d 60 longname = 'Serial Peripheral Interface'
a465436e 61 desc = 'Full-duplex, synchronous, serial bus.'
6eb87578
GM
62 license = 'gplv2+'
63 inputs = ['logic']
64 outputs = ['spi']
6b5b91d2 65 probes = [
4e570fa9
UH
66 {'id': 'miso', 'name': 'MISO',
67 'desc': 'SPI MISO line (Master in, slave out)'},
decde15e
UH
68 {'id': 'mosi', 'name': 'MOSI',
69 'desc': 'SPI MOSI line (Master out, slave in)'},
6b5b91d2
UH
70 {'id': 'sck', 'name': 'CLK', 'desc': 'SPI clock line'},
71 ]
efa64173
UH
72 optional_probes = [
73 {'id': 'cs', 'name': 'CS#', 'desc': 'SPI chip-select line'},
74 ]
238b4080 75 options = {
94bbdb9a
UH
76 'cs_polarity': ['CS# polarity', 'active-low'],
77 'cpol': ['Clock polarity', 0],
78 'cpha': ['Clock phase', 0],
79 'bitorder': ['Bit order within the SPI data', 'msb-first'],
c94c8c91 80 'wordsize': ['Word size of SPI data', 8], # 1-64?
3eda7779 81 'format': ['Data format', 'hex'],
238b4080 82 }
b1bb5eed 83 annotations = [
29f8bb7b
UH
84 ['MISO/MOSI data', 'MISO/MOSI SPI data'],
85 ['MISO data', 'MISO SPI data'],
86 ['MOSI data', 'MOSI SPI data'],
3eda7779 87 ['Warnings', 'Human-readable warnings'],
b1bb5eed 88 ]
6eb87578 89
3643fc3f 90 def __init__(self):
8a3c8792 91 self.samplerate = None
c66baa8c 92 self.oldsck = 1
a10bfc48 93 self.bitcount = 0
4917bb31 94 self.mosidata = 0
d6bace96 95 self.misodata = 0
6eb87578 96 self.bytesreceived = 0
ec0afe27 97 self.startsample = -1
d6bace96 98 self.samplenum = -1
01329e88 99 self.cs_was_deasserted_during_data_word = 0
3e3c0330 100 self.oldcs = -1
2fcd7c22 101 self.oldpins = None
191ec8c5 102 self.state = 'IDLE'
6eb87578 103
8a3c8792
BV
104 def metadata(self, key, value):
105 if key == srd.SRD_CONF_SAMPLERATE:
106 self.samplerate = value
107
8915b346 108 def start(self):
be465111
BV
109 self.out_proto = self.register(srd.OUTPUT_PYTHON)
110 self.out_ann = self.register(srd.OUTPUT_ANN)
8a3c8792
BV
111 self.out_bitrate = self.register(srd.OUTPUT_META,
112 meta=(int, 'Bitrate', 'Bitrate during transfers'))
3643fc3f 113
6eb87578 114 def report(self):
e100d51e 115 return 'SPI: %d bytes received' % self.bytesreceived
6eb87578 116
ec0afe27
UH
117 def putpw(self, data):
118 self.put(self.startsample, self.samplenum, self.out_proto, data)
119
120 def putw(self, data):
121 self.put(self.startsample, self.samplenum, self.out_ann, data)
122
191ec8c5
UH
123 def handle_bit(self, miso, mosi, sck, cs):
124 # If this is the first bit, save its sample number.
125 if self.bitcount == 0:
126 self.startsample = self.samplenum
efa64173
UH
127 if self.have_cs:
128 active_low = (self.options['cs_polarity'] == 'active-low')
129 deasserted = cs if active_low else not cs
130 if deasserted:
131 self.cs_was_deasserted_during_data_word = 1
2fcd7c22 132
191ec8c5 133 ws = self.options['wordsize']
d6bace96 134
191ec8c5
UH
135 # Receive MOSI bit into our shift register.
136 if self.options['bitorder'] == 'msb-first':
137 self.mosidata |= mosi << (ws - 1 - self.bitcount)
138 else:
139 self.mosidata |= mosi << self.bitcount
3e3c0330 140
191ec8c5
UH
141 # Receive MISO bit into our shift register.
142 if self.options['bitorder'] == 'msb-first':
143 self.misodata |= miso << (ws - 1 - self.bitcount)
144 else:
145 self.misodata |= miso << self.bitcount
c94c8c91 146
191ec8c5 147 self.bitcount += 1
1ea831e9 148
191ec8c5
UH
149 # Continue to receive if not enough bits were received, yet.
150 if self.bitcount != ws:
151 return
b1bb5eed 152
8a3c8792 153 # Pass MOSI and MISO to the next PD up the stack
191ec8c5 154 self.putpw(['DATA', self.mosidata, self.misodata])
8a3c8792
BV
155
156 # Annotations
191ec8c5
UH
157 self.putw([0, ['%02X/%02X' % (self.mosidata, self.misodata)]])
158 self.putw([1, ['%02X' % self.misodata]])
159 self.putw([2, ['%02X' % self.mosidata]])
b1bb5eed 160
8a3c8792
BV
161 # Meta bitrate
162 elapsed = 1 / float(self.samplerate) * (self.samplenum - self.startsample + 1)
163 bitrate = int(1 / elapsed * self.options['wordsize'])
164 self.put(self.startsample, self.samplenum, self.out_bitrate, bitrate)
165
191ec8c5
UH
166 if self.cs_was_deasserted_during_data_word:
167 self.putw([3, ['CS# was deasserted during this data word!']])
168
169 # Reset decoder state.
efa64173 170 self.mosidata = self.misodata = self.bitcount = 0
191ec8c5
UH
171
172 # Keep stats for summary.
173 self.bytesreceived += 1
174
175 def find_clk_edge(self, miso, mosi, sck, cs):
efa64173 176 if self.have_cs and self.oldcs != cs:
191ec8c5
UH
177 # Send all CS# pin value changes.
178 self.put(self.samplenum, self.samplenum, self.out_proto,
179 ['CS-CHANGE', self.oldcs, cs])
180 self.oldcs = cs
efa64173
UH
181 # Reset decoder state when CS# changes (and the CS# pin is used).
182 self.mosidata = self.misodata = self.bitcount= 0
191ec8c5
UH
183
184 # Ignore sample if the clock pin hasn't changed.
185 if sck == self.oldsck:
186 return
b1bb5eed 187
191ec8c5 188 self.oldsck = sck
b1bb5eed 189
191ec8c5
UH
190 # Sample data on rising/falling clock edge (depends on mode).
191 mode = spi_mode[self.options['cpol'], self.options['cpha']]
192 if mode == 0 and sck == 0: # Sample on rising clock edge
193 return
194 elif mode == 1 and sck == 1: # Sample on falling clock edge
195 return
196 elif mode == 2 and sck == 1: # Sample on falling clock edge
197 return
198 elif mode == 3 and sck == 0: # Sample on rising clock edge
199 return
200
201 # Found the correct clock edge, now get the SPI bit(s).
202 self.handle_bit(miso, mosi, sck, cs)
203
204 def decode(self, ss, es, data):
8a3c8792
BV
205 if self.samplerate is None:
206 raise Exception("Cannot decode without samplerate.")
191ec8c5
UH
207 # TODO: Either MISO or MOSI could be optional. CS# is optional.
208 for (self.samplenum, pins) in data:
01329e88 209
191ec8c5
UH
210 # Ignore identical samples early on (for performance reasons).
211 if self.oldpins == pins:
212 continue
213 self.oldpins, (miso, mosi, sck, cs) = pins, pins
efa64173 214 self.have_cs = (cs in (0, 1))
b1bb5eed 215
191ec8c5
UH
216 # State machine.
217 if self.state == 'IDLE':
218 self.find_clk_edge(miso, mosi, sck, cs)
219 else:
220 raise Exception('Invalid state: %s' % self.state)
ad2dc0de 221