]> sigrok.org Git - libsigrok.git/blame - src/hardware/rigol-ds/api.c
rigol-ds: Add support for reading segmented data for protocol v4
[libsigrok.git] / src / hardware / rigol-ds / api.c
CommitLineData
f4816ac6
ML
1/*
2 * This file is part of the libsigrok project.
3 *
4 * Copyright (C) 2012 Martin Ling <martin-git@earth.li>
88e429c9 5 * Copyright (C) 2013 Bert Vermeulen <bert@biot.com>
bafd4890 6 * Copyright (C) 2013 Mathias Grimmberger <mgri@zaphod.sax.de>
f4816ac6
ML
7 *
8 * This program is free software: you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation, either version 3 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program. If not, see <http://www.gnu.org/licenses/>.
20 */
21
6ec6c43b 22#include <config.h>
e0b7d23c
ML
23#include <fcntl.h>
24#include <unistd.h>
25#include <stdlib.h>
26#include <string.h>
ba464a12 27#include <strings.h>
2b0e4a46 28#include <math.h>
f4816ac6 29#include <glib.h>
c1aae900 30#include <libsigrok/libsigrok.h>
f4816ac6 31#include "libsigrok-internal.h"
5a1afc09 32#include "scpi.h"
f4816ac6
ML
33#include "protocol.h"
34
a0e0bb41 35static const uint32_t scanopts[] = {
ca55277c 36 SR_CONF_CONN,
05199c0a 37 SR_CONF_SERIALCOMM,
ca55277c
ML
38};
39
d73aacf1 40static const uint32_t drvopts[] = {
1953564a 41 SR_CONF_OSCILLOSCOPE,
d73aacf1
SA
42};
43
44static const uint32_t devopts[] = {
5827f61b 45 SR_CONF_LIMIT_FRAMES | SR_CONF_SET,
86621306 46 SR_CONF_SAMPLERATE | SR_CONF_GET,
5827f61b 47 SR_CONF_TIMEBASE | SR_CONF_GET | SR_CONF_SET | SR_CONF_LIST,
86621306
UH
48 SR_CONF_NUM_HDIV | SR_CONF_GET,
49 SR_CONF_HORIZ_TRIGGERPOS | SR_CONF_SET,
5827f61b 50 SR_CONF_TRIGGER_SOURCE | SR_CONF_GET | SR_CONF_SET | SR_CONF_LIST,
b0c9d1d1 51 SR_CONF_TRIGGER_SLOPE | SR_CONF_GET | SR_CONF_SET | SR_CONF_LIST,
9ea62f2e 52 SR_CONF_TRIGGER_LEVEL | SR_CONF_GET | SR_CONF_SET,
f579d08b 53 SR_CONF_DATA_SOURCE | SR_CONF_GET | SR_CONF_SET | SR_CONF_LIST,
f48e0249
ML
54};
55
6b82c3e5 56static const uint32_t devopts_cg_analog[] = {
5827f61b
BV
57 SR_CONF_NUM_VDIV | SR_CONF_GET,
58 SR_CONF_VDIV | SR_CONF_GET | SR_CONF_SET | SR_CONF_LIST,
59 SR_CONF_COUPLING | SR_CONF_GET | SR_CONF_SET | SR_CONF_LIST,
934cf6cf 60 SR_CONF_PROBE_FACTOR | SR_CONF_GET | SR_CONF_SET | SR_CONF_LIST,
e0b7d23c
ML
61};
62
f6a0ac9f 63static const uint64_t timebases[][2] = {
e0b7d23c 64 /* nanoseconds */
8e06edf5 65 { 1, 1000000000 },
e0b7d23c
ML
66 { 2, 1000000000 },
67 { 5, 1000000000 },
68 { 10, 1000000000 },
69 { 20, 1000000000 },
70 { 50, 1000000000 },
71 { 100, 1000000000 },
72 { 500, 1000000000 },
73 /* microseconds */
74 { 1, 1000000 },
75 { 2, 1000000 },
76 { 5, 1000000 },
77 { 10, 1000000 },
78 { 20, 1000000 },
79 { 50, 1000000 },
80 { 100, 1000000 },
81 { 200, 1000000 },
82 { 500, 1000000 },
83 /* milliseconds */
84 { 1, 1000 },
85 { 2, 1000 },
86 { 5, 1000 },
87 { 10, 1000 },
88 { 20, 1000 },
89 { 50, 1000 },
90 { 100, 1000 },
91 { 200, 1000 },
92 { 500, 1000 },
93 /* seconds */
94 { 1, 1 },
95 { 2, 1 },
96 { 5, 1 },
97 { 10, 1 },
98 { 20, 1 },
99 { 50, 1 },
bafd4890
ML
100 { 100, 1 },
101 { 200, 1 },
102 { 500, 1 },
8e06edf5 103 { 1000, 1 },
e0b7d23c
ML
104};
105
f6a0ac9f 106static const uint64_t vdivs[][2] = {
bafd4890
ML
107 /* microvolts */
108 { 500, 1000000 },
e0b7d23c 109 /* millivolts */
bafd4890 110 { 1, 1000 },
e0b7d23c
ML
111 { 2, 1000 },
112 { 5, 1000 },
113 { 10, 1000 },
114 { 20, 1000 },
115 { 50, 1000 },
116 { 100, 1000 },
117 { 200, 1000 },
118 { 500, 1000 },
119 /* volts */
120 { 1, 1 },
121 { 2, 1 },
122 { 5, 1 },
123 { 10, 1 },
d50725e0
UH
124 { 20, 1 },
125 { 50, 1 },
126 { 100, 1 },
e0b7d23c
ML
127};
128
6bcc81ac
VO
129static const char *trigger_sources_2_chans[] = {
130 "CH1", "CH2",
131 "EXT", "AC Line",
132 "D0", "D1", "D2", "D3", "D4", "D5", "D6", "D7",
133 "D8", "D9", "D10", "D11", "D12", "D13", "D14", "D15",
134};
643c8824 135
6bcc81ac 136static const char *trigger_sources_4_chans[] = {
f8195cb2
UH
137 "CH1", "CH2", "CH3", "CH4",
138 "EXT", "AC Line",
139 "D0", "D1", "D2", "D3", "D4", "D5", "D6", "D7",
140 "D8", "D9", "D10", "D11", "D12", "D13", "D14", "D15",
e0b7d23c
ML
141};
142
5d336f11 143static const char *trigger_slopes[] = {
f8195cb2 144 "r", "f",
5d336f11
AJ
145};
146
e0b7d23c 147static const char *coupling[] = {
f8195cb2 148 "AC", "DC", "GND",
e0b7d23c
ML
149};
150
934cf6cf 151static const uint64_t probe_factor[] = {
f8195cb2 152 1, 2, 5, 10, 20, 50, 100, 200, 500, 1000,
934cf6cf
AJ
153};
154
babab622
ML
155/* Do not change the order of entries */
156static const char *data_sources[] = {
157 "Live",
158 "Memory",
159 "Segmented",
160};
161
0f523f2b
UH
162static const struct rigol_ds_command std_cmd[] = {
163 { CMD_GET_HORIZ_TRIGGERPOS, ":TIM:OFFS?" },
164 { CMD_SET_HORIZ_TRIGGERPOS, ":TIM:OFFS %s" },
165};
166
167static const struct rigol_ds_command mso7000a_cmd[] = {
168 { CMD_GET_HORIZ_TRIGGERPOS, ":TIM:POS?" },
169 { CMD_SET_HORIZ_TRIGGERPOS, ":TIM:POS %s" },
170};
171
569d4dbd
ML
172enum vendor {
173 RIGOL,
174 AGILENT,
175};
176
177enum series {
178 VS5000,
179 DS1000,
180 DS2000,
181 DS2000A,
182 DSO1000,
744d683c 183 DSO1000B,
702f42e8 184 DS1000Z,
6b04525b 185 DS4000,
f6129c8f 186 MSO5000,
0f523f2b 187 MSO7000A,
569d4dbd 188};
10afee13 189
569d4dbd
ML
190/* short name, full name */
191static const struct rigol_ds_vendor supported_vendors[] = {
192 [RIGOL] = {"Rigol", "Rigol Technologies"},
14e1aa6d 193 [AGILENT] = {"Agilent", "Agilent Technologies"},
569d4dbd
ML
194};
195
196#define VENDOR(x) &supported_vendors[x]
0f8bee71
UH
197/* vendor, series/name, protocol, data format, max timebase, min vdiv,
198 * number of horizontal divs, live waveform samples, memory buffer samples */
569d4dbd
ML
199static const struct rigol_ds_series supported_series[] = {
200 [VS5000] = {VENDOR(RIGOL), "VS5000", PROTOCOL_V1, FORMAT_RAW,
201 {50, 1}, {2, 1000}, 14, 2048, 0},
202 [DS1000] = {VENDOR(RIGOL), "DS1000", PROTOCOL_V2, FORMAT_IEEE488_2,
203 {50, 1}, {2, 1000}, 12, 600, 1048576},
204 [DS2000] = {VENDOR(RIGOL), "DS2000", PROTOCOL_V3, FORMAT_IEEE488_2,
96cb7faa 205 {500, 1}, {500, 1000000}, 14, 1400, 14000},
569d4dbd
ML
206 [DS2000A] = {VENDOR(RIGOL), "DS2000A", PROTOCOL_V3, FORMAT_IEEE488_2,
207 {1000, 1}, {500, 1000000}, 14, 1400, 14000},
208 [DSO1000] = {VENDOR(AGILENT), "DSO1000", PROTOCOL_V3, FORMAT_IEEE488_2,
209 {50, 1}, {2, 1000}, 12, 600, 20480},
744d683c
NM
210 [DSO1000B] = {VENDOR(AGILENT), "DSO1000", PROTOCOL_V3, FORMAT_IEEE488_2,
211 {50, 1}, {2, 1000}, 12, 600, 20480},
702f42e8
ML
212 [DS1000Z] = {VENDOR(RIGOL), "DS1000Z", PROTOCOL_V4, FORMAT_IEEE488_2,
213 {50, 1}, {1, 1000}, 12, 1200, 12000000},
6b04525b 214 [DS4000] = {VENDOR(RIGOL), "DS4000", PROTOCOL_V4, FORMAT_IEEE488_2,
47b821dc 215 {1000, 1}, {1, 1000}, 14, 1400, 0},
f6129c8f
SR
216 [MSO5000] = {VENDOR(RIGOL), "MSO5000", PROTOCOL_V5, FORMAT_IEEE488_2,
217 {1000, 1}, {500, 1000000}, 10, 1000, 0},
0f523f2b
UH
218 [MSO7000A] = {VENDOR(AGILENT), "MSO7000A", PROTOCOL_V4, FORMAT_IEEE488_2,
219 {50, 1}, {2, 1000}, 10, 1000, 8000000},
569d4dbd 220};
10afee13 221
569d4dbd 222#define SERIES(x) &supported_series[x]
643c8824
VO
223/*
224 * Use a macro to select the correct list of trigger sources and its length
225 * based on the number of analog channels and presence of digital channels.
226 */
227#define CH_INFO(num, digital) \
228 num, digital, trigger_sources_##num##_chans, \
229 digital ? ARRAY_SIZE(trigger_sources_##num##_chans) : (num + 2)
569d4dbd 230/* series, model, min timebase, analog channels, digital */
bafd4890 231static const struct rigol_ds_model supported_models[] = {
0f523f2b
UH
232 {SERIES(VS5000), "VS5022", {20, 1000000000}, CH_INFO(2, false), std_cmd},
233 {SERIES(VS5000), "VS5042", {10, 1000000000}, CH_INFO(2, false), std_cmd},
234 {SERIES(VS5000), "VS5062", {5, 1000000000}, CH_INFO(2, false), std_cmd},
235 {SERIES(VS5000), "VS5102", {2, 1000000000}, CH_INFO(2, false), std_cmd},
236 {SERIES(VS5000), "VS5202", {2, 1000000000}, CH_INFO(2, false), std_cmd},
237 {SERIES(VS5000), "VS5022D", {20, 1000000000}, CH_INFO(2, true), std_cmd},
238 {SERIES(VS5000), "VS5042D", {10, 1000000000}, CH_INFO(2, true), std_cmd},
239 {SERIES(VS5000), "VS5062D", {5, 1000000000}, CH_INFO(2, true), std_cmd},
240 {SERIES(VS5000), "VS5102D", {2, 1000000000}, CH_INFO(2, true), std_cmd},
241 {SERIES(VS5000), "VS5202D", {2, 1000000000}, CH_INFO(2, true), std_cmd},
242 {SERIES(DS1000), "DS1052E", {5, 1000000000}, CH_INFO(2, false), std_cmd},
243 {SERIES(DS1000), "DS1102E", {2, 1000000000}, CH_INFO(2, false), std_cmd},
244 {SERIES(DS1000), "DS1152E", {2, 1000000000}, CH_INFO(2, false), std_cmd},
c4a46475 245 {SERIES(DS1000), "DS1152E-EDU", {2, 1000000000}, CH_INFO(2, false), std_cmd},
0f523f2b
UH
246 {SERIES(DS1000), "DS1052D", {5, 1000000000}, CH_INFO(2, true), std_cmd},
247 {SERIES(DS1000), "DS1102D", {2, 1000000000}, CH_INFO(2, true), std_cmd},
248 {SERIES(DS1000), "DS1152D", {2, 1000000000}, CH_INFO(2, true), std_cmd},
249 {SERIES(DS2000), "DS2072", {5, 1000000000}, CH_INFO(2, false), std_cmd},
250 {SERIES(DS2000), "DS2102", {5, 1000000000}, CH_INFO(2, false), std_cmd},
251 {SERIES(DS2000), "DS2202", {2, 1000000000}, CH_INFO(2, false), std_cmd},
252 {SERIES(DS2000), "DS2302", {1, 1000000000}, CH_INFO(2, false), std_cmd},
253 {SERIES(DS2000A), "DS2072A", {5, 1000000000}, CH_INFO(2, false), std_cmd},
254 {SERIES(DS2000A), "DS2102A", {5, 1000000000}, CH_INFO(2, false), std_cmd},
255 {SERIES(DS2000A), "DS2202A", {2, 1000000000}, CH_INFO(2, false), std_cmd},
256 {SERIES(DS2000A), "DS2302A", {1, 1000000000}, CH_INFO(2, false), std_cmd},
257 {SERIES(DS2000A), "MSO2072A", {5, 1000000000}, CH_INFO(2, true), std_cmd},
258 {SERIES(DS2000A), "MSO2102A", {5, 1000000000}, CH_INFO(2, true), std_cmd},
259 {SERIES(DS2000A), "MSO2202A", {2, 1000000000}, CH_INFO(2, true), std_cmd},
260 {SERIES(DS2000A), "MSO2302A", {1, 1000000000}, CH_INFO(2, true), std_cmd},
261 {SERIES(DSO1000), "DSO1002A", {5, 1000000000}, CH_INFO(2, false), std_cmd},
262 {SERIES(DSO1000), "DSO1004A", {5, 1000000000}, CH_INFO(4, false), std_cmd},
263 {SERIES(DSO1000), "DSO1012A", {2, 1000000000}, CH_INFO(2, false), std_cmd},
264 {SERIES(DSO1000), "DSO1014A", {2, 1000000000}, CH_INFO(4, false), std_cmd},
265 {SERIES(DSO1000), "DSO1022A", {2, 1000000000}, CH_INFO(2, false), std_cmd},
266 {SERIES(DSO1000), "DSO1024A", {2, 1000000000}, CH_INFO(4, false), std_cmd},
744d683c
NM
267 {SERIES(DSO1000B), "DSO1052B", {2, 1000000000}, CH_INFO(2, false), std_cmd},
268 {SERIES(DSO1000B), "DSO1072B", {2, 1000000000}, CH_INFO(2, false), std_cmd},
269 {SERIES(DSO1000B), "DSO1102B", {2, 1000000000}, CH_INFO(2, false), std_cmd},
270 {SERIES(DSO1000B), "DSO1152B", {2, 1000000000}, CH_INFO(2, false), std_cmd},
0f523f2b
UH
271 {SERIES(DS1000Z), "DS1054Z", {5, 1000000000}, CH_INFO(4, false), std_cmd},
272 {SERIES(DS1000Z), "DS1074Z", {5, 1000000000}, CH_INFO(4, false), std_cmd},
273 {SERIES(DS1000Z), "DS1104Z", {5, 1000000000}, CH_INFO(4, false), std_cmd},
274 {SERIES(DS1000Z), "DS1074Z-S", {5, 1000000000}, CH_INFO(4, false), std_cmd},
275 {SERIES(DS1000Z), "DS1104Z-S", {5, 1000000000}, CH_INFO(4, false), std_cmd},
276 {SERIES(DS1000Z), "DS1074Z Plus", {5, 1000000000}, CH_INFO(4, false), std_cmd},
277 {SERIES(DS1000Z), "DS1104Z Plus", {5, 1000000000}, CH_INFO(4, false), std_cmd},
77f3c5e5 278 {SERIES(DS1000Z), "DS1202Z-E", {2, 1000000000}, CH_INFO(2, false), std_cmd},
0f523f2b
UH
279 {SERIES(DS1000Z), "MSO1074Z", {5, 1000000000}, CH_INFO(4, true), std_cmd},
280 {SERIES(DS1000Z), "MSO1104Z", {5, 1000000000}, CH_INFO(4, true), std_cmd},
281 {SERIES(DS1000Z), "MSO1074Z-S", {5, 1000000000}, CH_INFO(4, true), std_cmd},
282 {SERIES(DS1000Z), "MSO1104Z-S", {5, 1000000000}, CH_INFO(4, true), std_cmd},
283 {SERIES(DS4000), "DS4024", {1, 1000000000}, CH_INFO(4, false), std_cmd},
f6129c8f
SR
284 {SERIES(MSO5000), "MSO5072", {1, 1000000000}, CH_INFO(2, true), std_cmd},
285 {SERIES(MSO5000), "MSO5074", {1, 1000000000}, CH_INFO(4, true), std_cmd},
286 {SERIES(MSO5000), "MSO5102", {1, 1000000000}, CH_INFO(2, true), std_cmd},
287 {SERIES(MSO5000), "MSO5104", {1, 1000000000}, CH_INFO(4, true), std_cmd},
288 {SERIES(MSO5000), "MSO5204", {1, 1000000000}, CH_INFO(4, true), std_cmd},
289 {SERIES(MSO5000), "MSO5354", {1, 1000000000}, CH_INFO(4, true), std_cmd},
0f523f2b
UH
290 /* TODO: Digital channels are not yet supported on MSO7000A. */
291 {SERIES(MSO7000A), "MSO7034A", {2, 1000000000}, CH_INFO(4, false), mso7000a_cmd},
512bb890
BV
292};
293
dd5c48a6 294static struct sr_dev_driver rigol_ds_driver_info;
f4816ac6 295
3553451f 296static void clear_helper(struct dev_context *devc)
f4816ac6 297{
effb9dd1 298 unsigned int i;
f4816ac6 299
babab622
ML
300 g_free(devc->data);
301 g_free(devc->buffer);
effb9dd1
AJ
302 for (i = 0; i < ARRAY_SIZE(devc->coupling); i++)
303 g_free(devc->coupling[i]);
fa85f376
UH
304 g_free(devc->trigger_source);
305 g_free(devc->trigger_slope);
562b7ae5 306 g_free(devc->analog_groups);
fa85f376 307}
f4816ac6 308
4f840ce9 309static int dev_clear(const struct sr_dev_driver *di)
fa85f376 310{
3553451f 311 return std_dev_clear_with_callback(di, (std_dev_clear_callback)clear_helper);
f4816ac6
ML
312}
313
9d3ae01b 314static struct sr_dev_inst *probe_device(struct sr_scpi_dev_inst *scpi)
f4816ac6 315{
cc9fd2d2
BV
316 struct dev_context *devc;
317 struct sr_dev_inst *sdi;
ae1bc1cc 318 struct sr_scpi_hw_info *hw_info;
ba7dd8bb 319 struct sr_channel *ch;
8dd0b290 320 long n[3];
f6a0ac9f 321 unsigned int i;
bafd4890 322 const struct rigol_ds_model *model = NULL;
569d4dbd 323 gchar *channel_name, **version;
fb6e5ba8 324
ae1bc1cc 325 if (sr_scpi_get_hw_id(scpi, &hw_info) != SR_OK) {
05238d28
ML
326 sr_info("Couldn't get IDN response, retrying.");
327 sr_scpi_close(scpi);
328 sr_scpi_open(scpi);
329 if (sr_scpi_get_hw_id(scpi, &hw_info) != SR_OK) {
330 sr_info("Couldn't get IDN response.");
331 return NULL;
332 }
ca55277c 333 }
e0b7d23c 334
ca55277c 335 for (i = 0; i < ARRAY_SIZE(supported_models); i++) {
34577da6 336 if (!g_ascii_strcasecmp(hw_info->manufacturer,
569d4dbd 337 supported_models[i].series->vendor->full_name) &&
10afee13 338 !strcmp(hw_info->model, supported_models[i].name)) {
bafd4890 339 model = &supported_models[i];
ca55277c 340 break;
fb6e5ba8 341 }
ca55277c 342 }
fb6e5ba8 343
0af636be 344 if (!model) {
ae1bc1cc 345 sr_scpi_hw_info_free(hw_info);
9d3ae01b 346 return NULL;
ca55277c 347 }
fb6e5ba8 348
aac29cc1 349 sdi = g_malloc0(sizeof(struct sr_dev_inst));
0af636be
UH
350 sdi->vendor = g_strdup(model->series->vendor->name);
351 sdi->model = g_strdup(model->name);
352 sdi->version = g_strdup(hw_info->firmware_version);
ae1bc1cc 353 sdi->conn = scpi;
4f840ce9 354 sdi->driver = &rigol_ds_driver_info;
ae1bc1cc 355 sdi->inst_type = SR_INST_SCPI;
b3fccc85 356 sdi->serial_num = g_strdup(hw_info->serial_number);
f57d8ffe 357 devc = g_malloc0(sizeof(struct dev_context));
cc9fd2d2 358 devc->limit_frames = 0;
bafd4890 359 devc->model = model;
569d4dbd 360 devc->format = model->series->format;
8dd0b290 361
569d4dbd
ML
362 /* DS1000 models with firmware before 0.2.4 used the old data format. */
363 if (model->series == SERIES(DS1000)) {
8dd0b290
BV
364 version = g_strsplit(hw_info->firmware_version, ".", 0);
365 do {
366 if (!version[0] || !version[1] || !version[2])
367 break;
368 if (version[0][0] == 0 || version[1][0] == 0 || version[2][0] == 0)
369 break;
370 for (i = 0; i < 3; i++) {
371 if (sr_atol(version[i], &n[i]) != SR_OK)
372 break;
373 }
374 if (i != 3)
375 break;
de285cce
BV
376 scpi->firmware_version = n[0] * 100 + n[1] * 10 + n[2];
377 if (scpi->firmware_version < 24) {
378 sr_dbg("Found DS1000 firmware < 0.2.4, using raw data format.");
379 devc->format = FORMAT_RAW;
380 }
381 break;
0c5f2abc 382 } while (0);
8dd0b290
BV
383 g_strfreev(version);
384 }
385
386 sr_scpi_hw_info_free(hw_info);
512bb890 387
562b7ae5
SA
388 devc->analog_groups = g_malloc0(sizeof(struct sr_channel_group*) *
389 model->analog_channels);
390
821fbcad 391 for (i = 0; i < model->analog_channels; i++) {
eac0c613 392 channel_name = g_strdup_printf("CH%d", i + 1);
5e23fcab 393 ch = sr_channel_new(sdi, i, SR_CHANNEL_ANALOG, TRUE, channel_name);
562b7ae5
SA
394
395 devc->analog_groups[i] = g_malloc0(sizeof(struct sr_channel_group));
396
397 devc->analog_groups[i]->name = channel_name;
398 devc->analog_groups[i]->channels = g_slist_append(NULL, ch);
660e398f 399 sdi->channel_groups = g_slist_append(sdi->channel_groups,
562b7ae5 400 devc->analog_groups[i]);
ca55277c 401 }
512bb890 402
bafd4890 403 if (devc->model->has_digital) {
16aca766 404 devc->digital_group = g_malloc0(sizeof(struct sr_channel_group));
562b7ae5 405
effb9dd1 406 for (i = 0; i < ARRAY_SIZE(devc->digital_channels); i++) {
eac0c613 407 channel_name = g_strdup_printf("D%d", i);
5e23fcab 408 ch = sr_channel_new(sdi, i, SR_CHANNEL_LOGIC, TRUE, channel_name);
ca55277c 409 g_free(channel_name);
562b7ae5
SA
410 devc->digital_group->channels = g_slist_append(
411 devc->digital_group->channels, ch);
512bb890 412 }
562b7ae5 413 devc->digital_group->name = g_strdup("LA");
660e398f 414 sdi->channel_groups = g_slist_append(sdi->channel_groups,
562b7ae5 415 devc->digital_group);
ca55277c 416 }
bafd4890 417
396cdca0 418 for (i = 0; i < ARRAY_SIZE(timebases); i++) {
bafd4890
ML
419 if (!memcmp(&devc->model->min_timebase, &timebases[i], sizeof(uint64_t[2])))
420 devc->timebases = &timebases[i];
569d4dbd 421 if (!memcmp(&devc->model->series->max_timebase, &timebases[i], sizeof(uint64_t[2])))
bafd4890
ML
422 devc->num_timebases = &timebases[i] - devc->timebases + 1;
423 }
424
396cdca0 425 for (i = 0; i < ARRAY_SIZE(vdivs); i++) {
a95f142e
UH
426 if (!memcmp(&devc->model->series->min_vdiv,
427 &vdivs[i], sizeof(uint64_t[2]))) {
6ff1394e 428 devc->vdivs = &vdivs[i];
396cdca0 429 devc->num_vdivs = ARRAY_SIZE(vdivs) - i;
81b85663 430 }
a95f142e 431 }
bafd4890 432
a95f142e
UH
433 devc->buffer = g_malloc(ACQ_BUFFER_SIZE);
434 devc->data = g_malloc(ACQ_BUFFER_SIZE * sizeof(float));
babab622
ML
435
436 devc->data_source = DATA_SOURCE_LIVE;
437
cc9fd2d2
BV
438 sdi->priv = devc;
439
9d3ae01b 440 return sdi;
ca55277c 441}
512bb890 442
4f840ce9 443static GSList *scan(struct sr_dev_driver *di, GSList *options)
ca55277c 444{
41812aca 445 return sr_scpi_scan(di->context, options, probe_device);
f4816ac6
ML
446}
447
6078d2c9 448static int dev_open(struct sr_dev_inst *sdi)
f4816ac6 449{
e1b5b7e7 450 int ret;
ae1bc1cc 451 struct sr_scpi_dev_inst *scpi = sdi->conn;
9bd4c956 452
e1b5b7e7
UH
453 if ((ret = sr_scpi_open(scpi)) < 0) {
454 sr_err("Failed to open SCPI device: %s.", sr_strerror(ret));
e0b7d23c 455 return SR_ERR;
e1b5b7e7 456 }
e0b7d23c 457
e1b5b7e7
UH
458 if ((ret = rigol_ds_get_dev_cfg(sdi)) < 0) {
459 sr_err("Failed to get device config: %s.", sr_strerror(ret));
254dd102 460 return SR_ERR;
e1b5b7e7 461 }
f4816ac6
ML
462
463 return SR_OK;
464}
465
6078d2c9 466static int dev_close(struct sr_dev_inst *sdi)
f4816ac6 467{
ae1bc1cc 468 struct sr_scpi_dev_inst *scpi;
22c19688 469 struct dev_context *devc;
ae1bc1cc
ML
470
471 scpi = sdi->conn;
22c19688
ML
472 devc = sdi->priv;
473
f1ba6b4b
UH
474 if (!scpi)
475 return SR_ERR_BUG;
476
6e94eb41 477 if (devc->model->series->protocol == PROTOCOL_V2)
38354d9d 478 rigol_ds_config_set(sdi, ":KEY:LOCK DISABLE");
e0b7d23c 479
f1ba6b4b 480 return sr_scpi_close(scpi);
f4816ac6
ML
481}
482
5415e602
ML
483static int analog_frame_size(const struct sr_dev_inst *sdi)
484{
485 struct dev_context *devc = sdi->priv;
ba7dd8bb
UH
486 struct sr_channel *ch;
487 int analog_channels = 0;
5415e602
ML
488 GSList *l;
489
ba7dd8bb
UH
490 for (l = sdi->channels; l; l = l->next) {
491 ch = l->data;
3f239f08 492 if (ch->type == SR_CHANNEL_ANALOG && ch->enabled)
ba7dd8bb 493 analog_channels++;
569d4dbd
ML
494 }
495
ba7dd8bb 496 if (analog_channels == 0)
824eb2ac
ML
497 return 0;
498
569d4dbd
ML
499 switch (devc->data_source) {
500 case DATA_SOURCE_LIVE:
501 return devc->model->series->live_samples;
502 case DATA_SOURCE_MEMORY:
8cbe5339 503 case DATA_SOURCE_SEGMENTED:
ba7dd8bb 504 return devc->model->series->buffer_samples / analog_channels;
470140fc 505 default:
569d4dbd 506 return 0;
5415e602
ML
507 }
508}
509
d22250a9
ML
510static int digital_frame_size(const struct sr_dev_inst *sdi)
511{
512 struct dev_context *devc = sdi->priv;
513
569d4dbd
ML
514 switch (devc->data_source) {
515 case DATA_SOURCE_LIVE:
516 return devc->model->series->live_samples * 2;
517 case DATA_SOURCE_MEMORY:
8cbe5339 518 case DATA_SOURCE_SEGMENTED:
569d4dbd 519 return devc->model->series->buffer_samples * 2;
d22250a9
ML
520 default:
521 return 0;
522 }
523}
524
dd7a72ea
UH
525static int config_get(uint32_t key, GVariant **data,
526 const struct sr_dev_inst *sdi, const struct sr_channel_group *cg)
d62d7ad1 527{
e43fdd8d 528 struct dev_context *devc;
ba7dd8bb 529 struct sr_channel *ch;
2b0e4a46 530 const char *tmp_str;
2b0e4a46 531 int analog_channel = -1;
c33ff377 532 float smallest_diff = INFINITY;
2b0e4a46
AJ
533 int idx = -1;
534 unsigned i;
d62d7ad1 535
709468ba 536 if (!sdi)
e43fdd8d
BV
537 return SR_ERR_ARG;
538
709468ba
UH
539 devc = sdi->priv;
540
660e398f 541 /* If a channel group is specified, it must be a valid one. */
53b4680f 542 if (cg && !g_slist_find(sdi->channel_groups, cg)) {
660e398f 543 sr_err("Invalid channel group specified.");
969edf63 544 return SR_ERR;
be60a9e4
BV
545 }
546
53b4680f 547 if (cg) {
ba7dd8bb
UH
548 ch = g_slist_nth_data(cg->channels, 0);
549 if (!ch)
2b0e4a46 550 return SR_ERR;
3f239f08 551 if (ch->type == SR_CHANNEL_ANALOG) {
ba7dd8bb 552 if (ch->name[2] < '1' || ch->name[2] > '4')
2b0e4a46 553 return SR_ERR;
ba7dd8bb 554 analog_channel = ch->name[2] - '1';
2b0e4a46
AJ
555 }
556 }
557
584560f1 558 switch (key) {
bf622e6d 559 case SR_CONF_NUM_HDIV:
569d4dbd 560 *data = g_variant_new_int32(devc->model->series->num_horizontal_divs);
d62d7ad1
BV
561 break;
562 case SR_CONF_NUM_VDIV:
81b85663 563 *data = g_variant_new_int32(devc->num_vdivs);
f44f7e61 564 break;
babab622
ML
565 case SR_CONF_DATA_SOURCE:
566 if (devc->data_source == DATA_SOURCE_LIVE)
567 *data = g_variant_new_string("Live");
568 else if (devc->data_source == DATA_SOURCE_MEMORY)
569 *data = g_variant_new_string("Memory");
570 else
571 *data = g_variant_new_string("Segmented");
572 break;
4914dd4b 573 case SR_CONF_SAMPLERATE:
1cbb3b1c 574 *data = g_variant_new_uint64(devc->sample_rate);
4914dd4b 575 break;
2b0e4a46
AJ
576 case SR_CONF_TRIGGER_SOURCE:
577 if (!strcmp(devc->trigger_source, "ACL"))
578 tmp_str = "AC Line";
579 else if (!strcmp(devc->trigger_source, "CHAN1"))
580 tmp_str = "CH1";
581 else if (!strcmp(devc->trigger_source, "CHAN2"))
582 tmp_str = "CH2";
583 else if (!strcmp(devc->trigger_source, "CHAN3"))
584 tmp_str = "CH3";
585 else if (!strcmp(devc->trigger_source, "CHAN4"))
586 tmp_str = "CH4";
587 else
588 tmp_str = devc->trigger_source;
589 *data = g_variant_new_string(tmp_str);
590 break;
5d336f11 591 case SR_CONF_TRIGGER_SLOPE:
e1b5b7e7 592 if (!strncmp(devc->trigger_slope, "POS", 3)) {
5d336f11 593 tmp_str = "r";
e1b5b7e7 594 } else if (!strncmp(devc->trigger_slope, "NEG", 3)) {
5d336f11 595 tmp_str = "f";
e1b5b7e7
UH
596 } else {
597 sr_dbg("Unknown trigger slope: '%s'.", devc->trigger_slope);
5d336f11 598 return SR_ERR_NA;
e1b5b7e7 599 }
5d336f11
AJ
600 *data = g_variant_new_string(tmp_str);
601 break;
9ea62f2e
AJ
602 case SR_CONF_TRIGGER_LEVEL:
603 *data = g_variant_new_double(devc->trigger_level);
604 break;
2b0e4a46
AJ
605 case SR_CONF_TIMEBASE:
606 for (i = 0; i < devc->num_timebases; i++) {
607 float tb = (float)devc->timebases[i][0] / devc->timebases[i][1];
608 float diff = fabs(devc->timebase - tb);
609 if (diff < smallest_diff) {
610 smallest_diff = diff;
611 idx = i;
612 }
613 }
e1b5b7e7
UH
614 if (idx < 0) {
615 sr_dbg("Negative timebase index: %d.", idx);
2b0e4a46 616 return SR_ERR_NA;
e1b5b7e7 617 }
2b0e4a46
AJ
618 *data = g_variant_new("(tt)", devc->timebases[idx][0],
619 devc->timebases[idx][1]);
620 break;
621 case SR_CONF_VDIV:
e1b5b7e7
UH
622 if (analog_channel < 0) {
623 sr_dbg("Negative analog channel: %d.", analog_channel);
2b0e4a46 624 return SR_ERR_NA;
e1b5b7e7 625 }
2b0e4a46
AJ
626 for (i = 0; i < ARRAY_SIZE(vdivs); i++) {
627 float vdiv = (float)vdivs[i][0] / vdivs[i][1];
628 float diff = fabs(devc->vdiv[analog_channel] - vdiv);
629 if (diff < smallest_diff) {
630 smallest_diff = diff;
631 idx = i;
632 }
633 }
e1b5b7e7
UH
634 if (idx < 0) {
635 sr_dbg("Negative vdiv index: %d.", idx);
2b0e4a46 636 return SR_ERR_NA;
e1b5b7e7 637 }
2b0e4a46
AJ
638 *data = g_variant_new("(tt)", vdivs[idx][0], vdivs[idx][1]);
639 break;
640 case SR_CONF_COUPLING:
e1b5b7e7
UH
641 if (analog_channel < 0) {
642 sr_dbg("Negative analog channel: %d.", analog_channel);
2b0e4a46 643 return SR_ERR_NA;
e1b5b7e7 644 }
2b0e4a46
AJ
645 *data = g_variant_new_string(devc->coupling[analog_channel]);
646 break;
934cf6cf
AJ
647 case SR_CONF_PROBE_FACTOR:
648 if (analog_channel < 0) {
649 sr_dbg("Negative analog channel: %d.", analog_channel);
650 return SR_ERR_NA;
651 }
652 *data = g_variant_new_uint64(devc->attenuation[analog_channel]);
653 break;
d62d7ad1 654 default:
bd6fbf62 655 return SR_ERR_NA;
d62d7ad1
BV
656 }
657
658 return SR_OK;
659}
660
dd7a72ea
UH
661static int config_set(uint32_t key, GVariant *data,
662 const struct sr_dev_inst *sdi, const struct sr_channel_group *cg)
f4816ac6 663{
29d957ce 664 struct dev_context *devc;
697fb6dd 665 uint64_t p;
254dd102 666 double t_dbl;
fcd6a8bd 667 int ret, idx, i;
254dd102 668 const char *tmp_str;
889ef4a0 669 char buffer[16];
f4816ac6 670
b0baddef 671 devc = sdi->priv;
29d957ce 672
660e398f 673 /* If a channel group is specified, it must be a valid one. */
53b4680f 674 if (cg && !g_slist_find(sdi->channel_groups, cg)) {
660e398f 675 sr_err("Invalid channel group specified.");
969edf63 676 return SR_ERR;
be60a9e4
BV
677 }
678
584560f1 679 switch (key) {
1953564a 680 case SR_CONF_LIMIT_FRAMES:
f6a0ac9f 681 devc->limit_frames = g_variant_get_uint64(data);
e0b7d23c 682 break;
1953564a 683 case SR_CONF_TRIGGER_SLOPE:
697fb6dd 684 if ((idx = std_str_idx(data, ARRAY_AND_SIZE(trigger_slopes))) < 0)
ca9b9f48 685 return SR_ERR_ARG;
254dd102 686 g_free(devc->trigger_slope);
697fb6dd 687 devc->trigger_slope = g_strdup((trigger_slopes[idx][0] == 'r') ? "POS" : "NEG");
758906aa 688 return rigol_ds_config_set(sdi, ":TRIG:EDGE:SLOP %s", devc->trigger_slope);
1953564a 689 case SR_CONF_HORIZ_TRIGGERPOS:
254dd102 690 t_dbl = g_variant_get_double(data);
e1b5b7e7
UH
691 if (t_dbl < 0.0 || t_dbl > 1.0) {
692 sr_err("Invalid horiz. trigger position: %g.", t_dbl);
254dd102 693 return SR_ERR;
e1b5b7e7 694 }
254dd102
BV
695 devc->horiz_triggerpos = t_dbl;
696 /* We have the trigger offset as a percentage of the frame, but
697 * need to express this in seconds. */
bafd4890 698 t_dbl = -(devc->horiz_triggerpos - 0.5) * devc->timebase * devc->num_timebases;
889ef4a0 699 g_ascii_formatd(buffer, sizeof(buffer), "%.6f", t_dbl);
0f523f2b
UH
700 return rigol_ds_config_set(sdi,
701 devc->model->cmds[CMD_SET_HORIZ_TRIGGERPOS].str, buffer);
9ea62f2e
AJ
702 case SR_CONF_TRIGGER_LEVEL:
703 t_dbl = g_variant_get_double(data);
704 g_ascii_formatd(buffer, sizeof(buffer), "%.3f", t_dbl);
705 ret = rigol_ds_config_set(sdi, ":TRIG:EDGE:LEV %s", buffer);
706 if (ret == SR_OK)
707 devc->trigger_level = t_dbl;
758906aa 708 return ret;
1953564a 709 case SR_CONF_TIMEBASE:
697fb6dd
UH
710 if ((idx = std_u64_tuple_idx(data, devc->timebases, devc->num_timebases)) < 0)
711 return SR_ERR_ARG;
712 devc->timebase = (float)devc->timebases[idx][0] / devc->timebases[idx][1];
713 g_ascii_formatd(buffer, sizeof(buffer), "%.9f",
714 devc->timebase);
758906aa 715 return rigol_ds_config_set(sdi, ":TIM:SCAL %s", buffer);
1953564a 716 case SR_CONF_TRIGGER_SOURCE:
6bcc81ac 717 if ((idx = std_str_idx(data, devc->model->trigger_sources, devc->model->num_trigger_sources)) < 0)
697fb6dd
UH
718 return SR_ERR_ARG;
719 g_free(devc->trigger_source);
6bcc81ac 720 devc->trigger_source = g_strdup(devc->model->trigger_sources[idx]);
697fb6dd
UH
721 if (!strcmp(devc->trigger_source, "AC Line"))
722 tmp_str = "ACL";
723 else if (!strcmp(devc->trigger_source, "CH1"))
724 tmp_str = "CHAN1";
725 else if (!strcmp(devc->trigger_source, "CH2"))
726 tmp_str = "CHAN2";
727 else if (!strcmp(devc->trigger_source, "CH3"))
728 tmp_str = "CHAN3";
729 else if (!strcmp(devc->trigger_source, "CH4"))
730 tmp_str = "CHAN4";
731 else
732 tmp_str = (char *)devc->trigger_source;
758906aa 733 return rigol_ds_config_set(sdi, ":TRIG:EDGE:SOUR %s", tmp_str);
1953564a 734 case SR_CONF_VDIV:
9e411f4b 735 if (!cg)
660e398f 736 return SR_ERR_CHANNEL_GROUP;
fcd6a8bd
UH
737 if ((i = std_cg_idx(cg, devc->analog_groups, devc->model->analog_channels)) < 0)
738 return SR_ERR_ARG;
739 if ((idx = std_u64_tuple_idx(data, ARRAY_AND_SIZE(vdivs))) < 0)
740 return SR_ERR_ARG;
741 devc->vdiv[i] = (float)vdivs[idx][0] / vdivs[idx][1];
742 g_ascii_formatd(buffer, sizeof(buffer), "%.3f", devc->vdiv[i]);
743 return rigol_ds_config_set(sdi, ":CHAN%d:SCAL %s", i + 1, buffer);
1953564a 744 case SR_CONF_COUPLING:
9e411f4b 745 if (!cg)
660e398f 746 return SR_ERR_CHANNEL_GROUP;
fcd6a8bd
UH
747 if ((i = std_cg_idx(cg, devc->analog_groups, devc->model->analog_channels)) < 0)
748 return SR_ERR_ARG;
749 if ((idx = std_str_idx(data, ARRAY_AND_SIZE(coupling))) < 0)
750 return SR_ERR_ARG;
751 g_free(devc->coupling[i]);
752 devc->coupling[i] = g_strdup(coupling[idx]);
753 return rigol_ds_config_set(sdi, ":CHAN%d:COUP %s", i + 1, devc->coupling[i]);
934cf6cf 754 case SR_CONF_PROBE_FACTOR:
9e411f4b 755 if (!cg)
934cf6cf 756 return SR_ERR_CHANNEL_GROUP;
fcd6a8bd
UH
757 if ((i = std_cg_idx(cg, devc->analog_groups, devc->model->analog_channels)) < 0)
758 return SR_ERR_ARG;
759 if ((idx = std_u64_idx(data, ARRAY_AND_SIZE(probe_factor))) < 0)
760 return SR_ERR_ARG;
934cf6cf 761 p = g_variant_get_uint64(data);
fcd6a8bd
UH
762 devc->attenuation[i] = probe_factor[idx];
763 ret = rigol_ds_config_set(sdi, ":CHAN%d:PROB %"PRIu64, i + 1, p);
764 if (ret == SR_OK)
765 rigol_ds_get_dev_cfg_vertical(sdi);
766 return ret;
babab622
ML
767 case SR_CONF_DATA_SOURCE:
768 tmp_str = g_variant_get_string(data, NULL);
769 if (!strcmp(tmp_str, "Live"))
770 devc->data_source = DATA_SOURCE_LIVE;
569d4dbd
ML
771 else if (devc->model->series->protocol >= PROTOCOL_V2
772 && !strcmp(tmp_str, "Memory"))
babab622 773 devc->data_source = DATA_SOURCE_MEMORY;
569d4dbd 774 else if (devc->model->series->protocol >= PROTOCOL_V3
babab622
ML
775 && !strcmp(tmp_str, "Segmented"))
776 devc->data_source = DATA_SOURCE_SEGMENTED;
e1b5b7e7
UH
777 else {
778 sr_err("Unknown data source: '%s'.", tmp_str);
babab622 779 return SR_ERR;
e1b5b7e7 780 }
babab622 781 break;
f4816ac6 782 default:
dcd438ee 783 return SR_ERR_NA;
f4816ac6
ML
784 }
785
758906aa 786 return SR_OK;
f4816ac6
ML
787}
788
dd7a72ea
UH
789static int config_list(uint32_t key, GVariant **data,
790 const struct sr_dev_inst *sdi, const struct sr_channel_group *cg)
a1c743fc 791{
e66d1892 792 struct dev_context *devc;
e43fdd8d 793
e66d1892 794 devc = (sdi) ? sdi->priv : NULL;
be60a9e4 795
e43fdd8d 796 switch (key) {
e66d1892 797 case SR_CONF_SCAN_OPTIONS:
9a6517d1 798 case SR_CONF_DEVICE_OPTIONS:
e66d1892
UH
799 if (!cg)
800 return STD_CONFIG_LIST(key, data, sdi, cg, scanopts, drvopts, devopts);
0306ae30
GS
801 if (!devc)
802 return SR_ERR_ARG;
562b7ae5 803 if (cg == devc->digital_group) {
105df674 804 *data = std_gvar_array_u32(NULL, 0);
f48e0249
ML
805 return SR_OK;
806 } else {
fcd6a8bd
UH
807 if (std_cg_idx(cg, devc->analog_groups, devc->model->analog_channels) < 0)
808 return SR_ERR_ARG;
809 *data = std_gvar_array_u32(ARRAY_AND_SIZE(devopts_cg_analog));
810 return SR_OK;
f48e0249 811 }
5f77dffc 812 break;
2a7b113d 813 case SR_CONF_COUPLING:
e66d1892 814 if (!cg)
660e398f 815 return SR_ERR_CHANNEL_GROUP;
53012da6 816 *data = g_variant_new_strv(ARRAY_AND_SIZE(coupling));
58f43369 817 break;
934cf6cf 818 case SR_CONF_PROBE_FACTOR:
e66d1892 819 if (!cg)
934cf6cf 820 return SR_ERR_CHANNEL_GROUP;
53012da6 821 *data = std_gvar_array_u64(ARRAY_AND_SIZE(probe_factor));
934cf6cf 822 break;
e4f2b2ad 823 case SR_CONF_VDIV:
7cc1a550
ML
824 if (!devc)
825 /* Can't know this until we have the exact model. */
826 return SR_ERR_ARG;
e66d1892 827 if (!cg)
660e398f 828 return SR_ERR_CHANNEL_GROUP;
58ffcf97 829 *data = std_gvar_tuple_array(devc->vdivs, devc->num_vdivs);
58f43369 830 break;
41f5bd09 831 case SR_CONF_TIMEBASE:
7cc1a550
ML
832 if (!devc)
833 /* Can't know this until we have the exact model. */
834 return SR_ERR_ARG;
a31b2ccb
AJ
835 if (devc->num_timebases <= 0)
836 return SR_ERR_NA;
58ffcf97 837 *data = std_gvar_tuple_array(devc->timebases, devc->num_timebases);
41f5bd09 838 break;
328bafab 839 case SR_CONF_TRIGGER_SOURCE:
7cc1a550
ML
840 if (!devc)
841 /* Can't know this until we have the exact model. */
842 return SR_ERR_ARG;
6bcc81ac 843 *data = g_variant_new_strv(devc->model->trigger_sources, devc->model->num_trigger_sources);
328bafab 844 break;
5d336f11 845 case SR_CONF_TRIGGER_SLOPE:
53012da6 846 *data = g_variant_new_strv(ARRAY_AND_SIZE(trigger_slopes));
5d336f11 847 break;
babab622
ML
848 case SR_CONF_DATA_SOURCE:
849 if (!devc)
850 /* Can't know this until we have the exact model. */
851 return SR_ERR_ARG;
569d4dbd
ML
852 switch (devc->model->series->protocol) {
853 case PROTOCOL_V1:
854 *data = g_variant_new_strv(data_sources, ARRAY_SIZE(data_sources) - 2);
855 break;
856 case PROTOCOL_V2:
babab622 857 *data = g_variant_new_strv(data_sources, ARRAY_SIZE(data_sources) - 1);
569d4dbd
ML
858 break;
859 default:
53012da6 860 *data = g_variant_new_strv(ARRAY_AND_SIZE(data_sources));
569d4dbd
ML
861 break;
862 }
babab622 863 break;
a1c743fc 864 default:
bd6fbf62 865 return SR_ERR_NA;
a1c743fc
BV
866 }
867
868 return SR_OK;
869}
870
695dc859 871static int dev_acquisition_start(const struct sr_dev_inst *sdi)
f4816ac6 872{
ae1bc1cc 873 struct sr_scpi_dev_inst *scpi;
29d957ce 874 struct dev_context *devc;
ba7dd8bb 875 struct sr_channel *ch;
702f42e8 876 gboolean some_digital;
254dd102 877 GSList *l;
f6129c8f 878 char *cmd;
29d957ce 879
ae1bc1cc 880 scpi = sdi->conn;
29d957ce
UH
881 devc = sdi->priv;
882
51b294cd 883 devc->num_frames = 0;
8cbe5339 884 devc->num_frames_segmented = 0;
51b294cd 885
702f42e8 886 some_digital = FALSE;
ba7dd8bb
UH
887 for (l = sdi->channels; l; l = l->next) {
888 ch = l->data;
889 sr_dbg("handling channel %s", ch->name);
3f239f08 890 if (ch->type == SR_CHANNEL_ANALOG) {
ba7dd8bb 891 if (ch->enabled)
702f42e8
ML
892 devc->enabled_channels = g_slist_append(
893 devc->enabled_channels, ch);
ba7dd8bb 894 if (ch->enabled != devc->analog_channels[ch->index]) {
6bb192bc 895 /* Enabled channel is currently disabled, or vice versa. */
ba7dd8bb
UH
896 if (rigol_ds_config_set(sdi, ":CHAN%d:DISP %s", ch->index + 1,
897 ch->enabled ? "ON" : "OFF") != SR_OK)
6bb192bc 898 return SR_ERR;
ba7dd8bb 899 devc->analog_channels[ch->index] = ch->enabled;
6bb192bc 900 }
3f239f08 901 } else if (ch->type == SR_CHANNEL_LOGIC) {
01dd7a4c
ML
902 /* Only one list entry for older protocols. All channels are
903 * retrieved together when this entry is processed. */
702f42e8 904 if (ch->enabled && (
01dd7a4c 905 devc->model->series->protocol > PROTOCOL_V3 ||
702f42e8
ML
906 !some_digital))
907 devc->enabled_channels = g_slist_append(
908 devc->enabled_channels, ch);
ba7dd8bb 909 if (ch->enabled) {
702f42e8 910 some_digital = TRUE;
04e8e01e
ML
911 /* Turn on LA module if currently off. */
912 if (!devc->la_enabled) {
702f42e8 913 if (rigol_ds_config_set(sdi,
01dd7a4c 914 devc->model->series->protocol >= PROTOCOL_V3 ?
702f42e8 915 ":LA:STAT ON" : ":LA:DISP ON") != SR_OK)
04e8e01e
ML
916 return SR_ERR;
917 devc->la_enabled = TRUE;
918 }
919 }
ba7dd8bb 920 if (ch->enabled != devc->digital_channels[ch->index]) {
6bb192bc 921 /* Enabled channel is currently disabled, or vice versa. */
f6129c8f
SR
922 if (devc->model->series->protocol >= PROTOCOL_V5)
923 cmd = ":LA:DISP D%d,%s";
924 else if (devc->model->series->protocol >= PROTOCOL_V3)
925 cmd = ":LA:DIG%d:DISP %s";
926 else
927 cmd = ":DIG%d:TURN %s";
928
929 if (rigol_ds_config_set(sdi, cmd, ch->index,
ba7dd8bb 930 ch->enabled ? "ON" : "OFF") != SR_OK)
6bb192bc 931 return SR_ERR;
ba7dd8bb 932 devc->digital_channels[ch->index] = ch->enabled;
6bb192bc 933 }
254dd102
BV
934 }
935 }
1fed20cb 936
702f42e8 937 if (!devc->enabled_channels)
254dd102 938 return SR_ERR;
e0b7d23c 939
ba7dd8bb 940 /* Turn off LA module if on and no digital channels selected. */
702f42e8
ML
941 if (devc->la_enabled && !some_digital)
942 if (rigol_ds_config_set(sdi,
01dd7a4c 943 devc->model->series->protocol >= PROTOCOL_V3 ?
702f42e8 944 ":LA:STAT OFF" : ":LA:DISP OFF") != SR_OK)
04e8e01e
ML
945 return SR_ERR;
946
e086b750
ML
947 /* Set memory mode. */
948 if (devc->data_source == DATA_SOURCE_SEGMENTED) {
8cbe5339
VO
949 if (devc->model->series->protocol == PROTOCOL_V4) {
950 int frames = 0;
951 /* PROTOCOL_V5 has RECORD:FRAMES?, but this seems to return the
952 * maximum that should be captured, not the current amount. If
953 * we can figure out how to get the current number of frames,
954 * or when we've hit the last one, adding support for this will
955 * be possible as well.
956 */
957 sr_scpi_get_int(sdi->conn, "FUNC:WREP:FEND?", &frames);
958 if (frames <= 0) {
959 sr_err("No segmented data available");
960 return SR_ERR;
961 }
962 devc->num_frames_segmented = frames;
963 } else {
964 sr_err("Data source 'Segmented' not yet supported");
965 return SR_ERR;
966 }
e086b750
ML
967 }
968
969 devc->analog_frame_size = analog_frame_size(sdi);
970 devc->digital_frame_size = digital_frame_size(sdi);
971
569d4dbd
ML
972 switch (devc->model->series->protocol) {
973 case PROTOCOL_V2:
99af83b7 974 if (rigol_ds_config_set(sdi, ":ACQ:MEMD LONG") != SR_OK)
e086b750 975 return SR_ERR;
569d4dbd
ML
976 break;
977 case PROTOCOL_V3:
e086b750
ML
978 /* Apparently for the DS2000 the memory
979 * depth can only be set in Running state -
980 * this matches the behaviour of the UI. */
38354d9d 981 if (rigol_ds_config_set(sdi, ":RUN") != SR_OK)
1fed20cb 982 return SR_ERR;
e086b750
ML
983 if (rigol_ds_config_set(sdi, ":ACQ:MDEP %d",
984 devc->analog_frame_size) != SR_OK)
985 return SR_ERR;
986 if (rigol_ds_config_set(sdi, ":STOP") != SR_OK)
1fed20cb 987 return SR_ERR;
569d4dbd
ML
988 break;
989 default:
990 break;
1fed20cb
ML
991 }
992
e086b750
ML
993 if (devc->data_source == DATA_SOURCE_LIVE)
994 if (rigol_ds_config_set(sdi, ":RUN") != SR_OK)
995 return SR_ERR;
996
102f1239
BV
997 sr_scpi_source_add(sdi->session, scpi, G_IO_IN, 50,
998 rigol_ds_receive, (void *)sdi);
e0b7d23c 999
bee2b016 1000 std_session_send_df_header(sdi);
e0b7d23c 1001
702f42e8 1002 devc->channel_entry = devc->enabled_channels;
821fbcad 1003
1cbb3b1c
VO
1004 if (devc->data_source == DATA_SOURCE_LIVE)
1005 devc->sample_rate = analog_frame_size(sdi) /
1006 (devc->timebase * devc->model->series->num_horizontal_divs);
1007 else {
1008 float xinc;
1009 if (devc->model->series->protocol >= PROTOCOL_V3 &&
1010 sr_scpi_get_float(sdi->conn, "WAV:XINC?", &xinc) != SR_OK) {
1011 sr_err("Couldn't get sampling rate");
1012 return SR_ERR;
1013 }
1014 devc->sample_rate = 1. / xinc;
1015 }
1016
1017
e086b750
ML
1018 if (rigol_ds_capture_start(sdi) != SR_OK)
1019 return SR_ERR;
f4816ac6 1020
f76c24f6 1021 /* Start of first frame. */
4c5f7006 1022 std_session_send_df_frame_begin(sdi);
f76c24f6 1023
f4816ac6
ML
1024 return SR_OK;
1025}
1026
695dc859 1027static int dev_acquisition_stop(struct sr_dev_inst *sdi)
f4816ac6 1028{
29d957ce 1029 struct dev_context *devc;
ae1bc1cc 1030 struct sr_scpi_dev_inst *scpi;
29d957ce 1031
29d957ce
UH
1032 devc = sdi->priv;
1033
bee2b016 1034 std_session_send_df_end(sdi);
b751cf7a 1035
702f42e8
ML
1036 g_slist_free(devc->enabled_channels);
1037 devc->enabled_channels = NULL;
ae1bc1cc 1038 scpi = sdi->conn;
102f1239 1039 sr_scpi_source_remove(sdi->session, scpi);
f4816ac6
ML
1040
1041 return SR_OK;
1042}
1043
dd5c48a6 1044static struct sr_dev_driver rigol_ds_driver_info = {
3086efdd
ML
1045 .name = "rigol-ds",
1046 .longname = "Rigol DS",
f4816ac6 1047 .api_version = 1,
c2fdcc25 1048 .init = std_init,
700d6b64 1049 .cleanup = std_cleanup,
6078d2c9 1050 .scan = scan,
c01bf34c 1051 .dev_list = std_dev_list,
3b412e3a 1052 .dev_clear = dev_clear,
d62d7ad1 1053 .config_get = config_get,
035a1078 1054 .config_set = config_set,
a1c743fc 1055 .config_list = config_list,
6078d2c9
UH
1056 .dev_open = dev_open,
1057 .dev_close = dev_close,
254dd102
BV
1058 .dev_acquisition_start = dev_acquisition_start,
1059 .dev_acquisition_stop = dev_acquisition_stop,
41812aca 1060 .context = NULL,
f4816ac6 1061};
dd5c48a6 1062SR_REGISTER_DEV_DRIVER(rigol_ds_driver_info);