]> sigrok.org Git - libsigrokdecode.git/blame - decoders/spi/spi.py
configure.ac/Makefile.am: Alphabetical order.
[libsigrokdecode.git] / decoders / spi / spi.py
CommitLineData
6eb87578
GM
1##
2## This file is part of the sigrok project.
3##
4## Copyright (C) 2011 Gareth McMullin <gareth@blacksphere.co.nz>
d6bace96 5## Copyright (C) 2012 Uwe Hermann <uwe@hermann-uwe.de>
6eb87578
GM
6##
7## This program is free software; you can redistribute it and/or modify
8## it under the terms of the GNU General Public License as published by
9## the Free Software Foundation; either version 2 of the License, or
10## (at your option) any later version.
11##
12## This program is distributed in the hope that it will be useful,
13## but WITHOUT ANY WARRANTY; without even the implied warranty of
14## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15## GNU General Public License for more details.
16##
17## You should have received a copy of the GNU General Public License
18## along with this program; if not, write to the Free Software
19## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
20##
ad2dc0de 21
156509ca
UH
22# SPI protocol decoder
23
677d597b 24import sigrokdecode as srd
67e847fd 25
8a7ce2a3 26# Key: (CPOL, CPHA). Value: SPI mode.
94bbdb9a
UH
27# Clock polarity (CPOL) = 0/1: Clock is low/high when inactive.
28# Clock phase (CPHA) = 0/1: Data is valid on the leading/trailing clock edge.
c94c8c91
UH
29spi_mode = {
30 (0, 0): 0, # Mode 0
31 (0, 1): 1, # Mode 1
32 (1, 0): 2, # Mode 2
33 (1, 1): 3, # Mode 3
34}
35
d6bace96
UH
36# Annotation formats
37ANN_HEX = 0
38
677d597b 39class Decoder(srd.Decoder):
a2c2afd9 40 api_version = 1
67e847fd 41 id = 'spi'
2b7d0e2b 42 name = 'SPI'
3d3da57d 43 longname = 'Serial Peripheral Interface'
a465436e 44 desc = 'Full-duplex, synchronous, serial bus.'
6eb87578
GM
45 license = 'gplv2+'
46 inputs = ['logic']
47 outputs = ['spi']
6b5b91d2 48 probes = [
4e570fa9
UH
49 {'id': 'miso', 'name': 'MISO',
50 'desc': 'SPI MISO line (Master in, slave out)'},
decde15e
UH
51 {'id': 'mosi', 'name': 'MOSI',
52 'desc': 'SPI MOSI line (Master out, slave in)'},
6b5b91d2 53 {'id': 'sck', 'name': 'CLK', 'desc': 'SPI clock line'},
4e570fa9 54 {'id': 'cs', 'name': 'CS#', 'desc': 'SPI CS (chip select) line'},
6b5b91d2 55 ]
b77614bc 56 optional_probes = [] # TODO
238b4080 57 options = {
94bbdb9a
UH
58 'cs_polarity': ['CS# polarity', 'active-low'],
59 'cpol': ['Clock polarity', 0],
60 'cpha': ['Clock phase', 0],
61 'bitorder': ['Bit order within the SPI data', 'msb-first'],
c94c8c91 62 'wordsize': ['Word size of SPI data', 8], # 1-64?
238b4080 63 }
b1bb5eed 64 annotations = [
d6bace96 65 ['Hex', 'SPI data bytes in hex format'],
b1bb5eed 66 ]
6eb87578 67
3643fc3f 68 def __init__(self):
c66baa8c 69 self.oldsck = 1
a10bfc48 70 self.bitcount = 0
4917bb31 71 self.mosidata = 0
d6bace96 72 self.misodata = 0
6eb87578 73 self.bytesreceived = 0
d6bace96 74 self.samplenum = -1
01329e88 75 self.cs_was_deasserted_during_data_word = 0
3e3c0330 76 self.oldcs = -1
2fcd7c22 77 self.oldpins = None
6eb87578 78
3643fc3f 79 def start(self, metadata):
d6bace96 80 self.out_proto = self.add(srd.OUTPUT_PROTO, 'spi')
56202222 81 self.out_ann = self.add(srd.OUTPUT_ANN, 'spi')
3643fc3f 82
6eb87578 83 def report(self):
e100d51e 84 return 'SPI: %d bytes received' % self.bytesreceived
6eb87578 85
2b9837d9 86 def decode(self, ss, es, data):
decde15e 87 # TODO: Either MISO or MOSI could be optional. CS# is optional.
2fcd7c22
UH
88 for (self.samplenum, pins) in data:
89
90 # Ignore identical samples early on (for performance reasons).
91 if self.oldpins == pins:
92 continue
93 self.oldpins, (miso, mosi, sck, cs) = pins, pins
d6bace96 94
3e3c0330
UH
95 if self.oldcs != cs:
96 # Send all CS# pin value changes.
97 self.put(self.samplenum, self.samplenum, self.out_proto,
98 ['CS-CHANGE', self.oldcs, cs])
99 self.put(self.samplenum, self.samplenum, self.out_ann,
100 [0, ['CS-CHANGE: %d->%d' % (self.oldcs, cs)]])
101 self.oldcs = cs
102
c94c8c91 103 # Ignore sample if the clock pin hasn't changed.
6eb87578
GM
104 if sck == self.oldsck:
105 continue
c94c8c91 106
6eb87578 107 self.oldsck = sck
c94c8c91
UH
108
109 # Sample data on rising/falling clock edge (depends on mode).
8a7ce2a3 110 mode = spi_mode[self.options['cpol'], self.options['cpha']]
c94c8c91
UH
111 if mode == 0 and sck == 0: # Sample on rising clock edge
112 continue
113 elif mode == 1 and sck == 1: # Sample on falling clock edge
114 continue
115 elif mode == 2 and sck == 1: # Sample on falling clock edge
116 continue
117 elif mode == 3 and sck == 0: # Sample on rising clock edge
118 continue
6eb87578 119
d6bace96 120 # If this is the first bit, save its sample number.
a10bfc48 121 if self.bitcount == 0:
4180cba9 122 self.start_sample = self.samplenum
94bbdb9a 123 active_low = (self.options['cs_polarity'] == 'active-low')
8a7ce2a3 124 deasserted = cs if active_low else not cs
acba4869 125 if deasserted:
01329e88 126 self.cs_was_deasserted_during_data_word = 1
b1bb5eed 127
fd4aa8aa
UH
128 ws = self.options['wordsize']
129
1ea831e9 130 # Receive MOSI bit into our shift register.
94bbdb9a 131 if self.options['bitorder'] == 'msb-first':
fd4aa8aa 132 self.mosidata |= mosi << (ws - 1 - self.bitcount)
1ea831e9
UH
133 else:
134 self.mosidata |= mosi << self.bitcount
135
136 # Receive MISO bit into our shift register.
94bbdb9a 137 if self.options['bitorder'] == 'msb-first':
fd4aa8aa 138 self.misodata |= miso << (ws - 1 - self.bitcount)
1ea831e9
UH
139 else:
140 self.misodata |= miso << self.bitcount
b1bb5eed 141
a10bfc48 142 self.bitcount += 1
b1bb5eed 143
fd4aa8aa
UH
144 # Continue to receive if not enough bits were received, yet.
145 if self.bitcount != ws:
6eb87578 146 continue
b1bb5eed 147
d6bace96 148 self.put(self.start_sample, self.samplenum, self.out_proto,
3e3c0330 149 ['DATA', self.mosidata, self.misodata])
d6bace96
UH
150 self.put(self.start_sample, self.samplenum, self.out_ann,
151 [ANN_HEX, ['MOSI: 0x%02x, MISO: 0x%02x' % (self.mosidata,
152 self.misodata)]])
b1bb5eed 153
01329e88
UH
154 if self.cs_was_deasserted_during_data_word:
155 self.put(self.start_sample, self.samplenum, self.out_ann,
acba4869
UH
156 [ANN_HEX, ['WARNING: CS# was deasserted during this '
157 'SPI data byte!']])
01329e88 158
b1bb5eed 159 # Reset decoder state.
4917bb31 160 self.mosidata = 0
d6bace96 161 self.misodata = 0
a10bfc48 162 self.bitcount = 0
b1bb5eed
UH
163
164 # Keep stats for summary.
6eb87578 165 self.bytesreceived += 1
ad2dc0de 166