]>
Commit | Line | Data |
---|---|---|
ed5f826a | 1 | ## |
50bd5d25 | 2 | ## This file is part of the libsigrokdecode project. |
ed5f826a UH |
3 | ## |
4 | ## Copyright (C) 2012 Uwe Hermann <uwe@hermann-uwe.de> | |
5 | ## | |
6 | ## This program is free software; you can redistribute it and/or modify | |
7 | ## it under the terms of the GNU General Public License as published by | |
8 | ## the Free Software Foundation; either version 2 of the License, or | |
9 | ## (at your option) any later version. | |
10 | ## | |
11 | ## This program is distributed in the hope that it will be useful, | |
12 | ## but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | ## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
14 | ## GNU General Public License for more details. | |
15 | ## | |
16 | ## You should have received a copy of the GNU General Public License | |
17 | ## along with this program; if not, write to the Free Software | |
18 | ## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA | |
19 | ## | |
20 | ||
ed5f826a UH |
21 | import sigrokdecode as srd |
22 | ||
ed5f826a UH |
23 | # Return the specified BCD number (max. 8 bits) as integer. |
24 | def bcd2int(b): | |
25 | return (b & 0x0f) + ((b >> 4) * 10) | |
26 | ||
27 | class Decoder(srd.Decoder): | |
28 | api_version = 1 | |
29 | id = 'rtc8564' | |
30 | name = 'RTC-8564' | |
31 | longname = 'Epson RTC-8564 JE/NB' | |
a465436e | 32 | desc = 'Realtime clock module protocol.' |
ed5f826a UH |
33 | license = 'gplv2+' |
34 | inputs = ['i2c'] | |
35 | outputs = ['rtc8564'] | |
36 | probes = [] | |
b77614bc | 37 | optional_probes = [ |
ed5f826a UH |
38 | {'id': 'clkout', 'name': 'CLKOUT', 'desc': 'TODO.'}, |
39 | {'id': 'clkoe', 'name': 'CLKOE', 'desc': 'TODO.'}, | |
40 | {'id': 'int', 'name': 'INT#', 'desc': 'TODO.'}, | |
41 | ] | |
42 | options = {} | |
43 | annotations = [ | |
9f2f42c0 | 44 | ['text', 'Human-readable text'], |
ed5f826a UH |
45 | ] |
46 | ||
47 | def __init__(self, **kwargs): | |
2b716038 | 48 | self.state = 'IDLE' |
ed5f826a UH |
49 | self.hours = -1 |
50 | self.minutes = -1 | |
51 | self.seconds = -1 | |
52 | self.days = -1 | |
53 | self.months = -1 | |
54 | self.years = -1 | |
55 | ||
8915b346 | 56 | def start(self): |
c515eed7 | 57 | # self.out_python = self.register(srd.OUTPUT_PYTHON) |
be465111 | 58 | self.out_ann = self.register(srd.OUTPUT_ANN) |
ed5f826a | 59 | |
ed5f826a UH |
60 | def putx(self, data): |
61 | self.put(self.ss, self.es, self.out_ann, data) | |
62 | ||
63 | def handle_reg_0x00(self, b): # Control register 1 | |
64 | pass | |
65 | ||
66 | def handle_reg_0x01(self, b): # Control register 2 | |
67 | ti_tp = 1 if (b & (1 << 4)) else 0 | |
68 | af = 1 if (b & (1 << 3)) else 0 | |
69 | tf = 1 if (b & (1 << 2)) else 0 | |
70 | aie = 1 if (b & (1 << 1)) else 0 | |
71 | tie = 1 if (b & (1 << 0)) else 0 | |
72 | ||
73 | ann = '' | |
74 | ||
75 | s = 'repeated' if ti_tp else 'single-shot' | |
76 | ann += 'TI/TP = %d: %s operation upon fixed-cycle timer interrupt '\ | |
77 | 'events\n' % (ti_tp, s) | |
78 | s = '' if af else 'no ' | |
79 | ann += 'AF = %d: %salarm interrupt detected\n' % (af, s) | |
80 | s = '' if tf else 'no ' | |
81 | ann += 'TF = %d: %sfixed-cycle timer interrupt detected\n' % (tf, s) | |
82 | s = 'enabled' if aie else 'prohibited' | |
83 | ann += 'AIE = %d: INT# pin output %s when an alarm interrupt '\ | |
84 | 'occurs\n' % (aie, s) | |
85 | s = 'enabled' if tie else 'prohibited' | |
86 | ann += 'TIE = %d: INT# pin output %s when a fixed-cycle interrupt '\ | |
87 | 'event occurs\n' % (tie, s) | |
88 | ||
89 | self.putx([0, [ann]]) | |
90 | ||
91 | def handle_reg_0x02(self, b): # Seconds / Voltage-low flag | |
92 | self.seconds = bcd2int(b & 0x7f) | |
93 | self.putx([0, ['Seconds: %d' % self.seconds]]) | |
94 | vl = 1 if (b & (1 << 7)) else 0 | |
95 | self.putx([0, ['Voltage low (VL) bit: %d' % vl]]) | |
96 | ||
97 | def handle_reg_0x03(self, b): # Minutes | |
98 | self.minutes = bcd2int(b & 0x7f) | |
99 | self.putx([0, ['Minutes: %d' % self.minutes]]) | |
100 | ||
101 | def handle_reg_0x04(self, b): # Hours | |
102 | self.hours = bcd2int(b & 0x3f) | |
103 | self.putx([0, ['Hours: %d' % self.hours]]) | |
104 | ||
105 | def handle_reg_0x05(self, b): # Days | |
106 | self.days = bcd2int(b & 0x3f) | |
107 | self.putx([0, ['Days: %d' % self.days]]) | |
108 | ||
109 | def handle_reg_0x06(self, b): # Day counter | |
110 | pass | |
111 | ||
112 | def handle_reg_0x07(self, b): # Months / century | |
113 | # TODO: Handle century bit. | |
114 | self.months = bcd2int(b & 0x1f) | |
115 | self.putx([0, ['Months: %d' % self.months]]) | |
116 | ||
117 | def handle_reg_0x08(self, b): # Years | |
118 | self.years = bcd2int(b & 0xff) | |
119 | self.putx([0, ['Years: %d' % self.years]]) | |
120 | ||
121 | def handle_reg_0x09(self, b): # Alarm, minute | |
122 | pass | |
123 | ||
124 | def handle_reg_0x0a(self, b): # Alarm, hour | |
125 | pass | |
126 | ||
127 | def handle_reg_0x0b(self, b): # Alarm, day | |
128 | pass | |
129 | ||
130 | def handle_reg_0x0c(self, b): # Alarm, weekday | |
131 | pass | |
132 | ||
133 | def handle_reg_0x0d(self, b): # CLKOUT output | |
134 | pass | |
135 | ||
136 | def handle_reg_0x0e(self, b): # Timer setting | |
137 | pass | |
138 | ||
139 | def handle_reg_0x0f(self, b): # Down counter for fixed-cycle timer | |
140 | pass | |
141 | ||
142 | def decode(self, ss, es, data): | |
1b75abfd | 143 | cmd, databyte = data |
ed5f826a | 144 | |
00197484 | 145 | # Store the start/end samples of this I²C packet. |
ed5f826a UH |
146 | self.ss, self.es = ss, es |
147 | ||
148 | # State machine. | |
2b716038 | 149 | if self.state == 'IDLE': |
00197484 | 150 | # Wait for an I²C START condition. |
ed5f826a UH |
151 | if cmd != 'START': |
152 | return | |
2b716038 | 153 | self.state = 'GET SLAVE ADDR' |
ed5f826a | 154 | self.block_start_sample = ss |
2b716038 | 155 | elif self.state == 'GET SLAVE ADDR': |
ed5f826a UH |
156 | # Wait for an address write operation. |
157 | # TODO: We should only handle packets to the RTC slave (0xa2/0xa3). | |
158 | if cmd != 'ADDRESS WRITE': | |
159 | return | |
2b716038 UH |
160 | self.state = 'GET REG ADDR' |
161 | elif self.state == 'GET REG ADDR': | |
ed5f826a UH |
162 | # Wait for a data write (master selects the slave register). |
163 | if cmd != 'DATA WRITE': | |
164 | return | |
165 | self.reg = databyte | |
2b716038 UH |
166 | self.state = 'WRITE RTC REGS' |
167 | elif self.state == 'WRITE RTC REGS': | |
ed5f826a UH |
168 | # If we see a Repeated Start here, it's probably an RTC read. |
169 | if cmd == 'START REPEAT': | |
2b716038 | 170 | self.state = 'READ RTC REGS' |
ed5f826a UH |
171 | return |
172 | # Otherwise: Get data bytes until a STOP condition occurs. | |
173 | if cmd == 'DATA WRITE': | |
174 | handle_reg = getattr(self, 'handle_reg_0x%02x' % self.reg) | |
175 | handle_reg(databyte) | |
176 | self.reg += 1 | |
177 | # TODO: Check for NACK! | |
178 | elif cmd == 'STOP': | |
179 | # TODO: Handle read/write of only parts of these items. | |
180 | d = '%02d.%02d.%02d %02d:%02d:%02d' % (self.days, self.months, | |
181 | self.years, self.hours, self.minutes, self.seconds) | |
182 | self.put(self.block_start_sample, es, self.out_ann, | |
183 | [0, ['Written date/time: %s' % d]]) | |
2b716038 | 184 | self.state = 'IDLE' |
ed5f826a UH |
185 | else: |
186 | pass # TODO | |
2b716038 | 187 | elif self.state == 'READ RTC REGS': |
ed5f826a UH |
188 | # Wait for an address read operation. |
189 | # TODO: We should only handle packets to the RTC slave (0xa2/0xa3). | |
190 | if cmd == 'ADDRESS READ': | |
2b716038 | 191 | self.state = 'READ RTC REGS2' |
ed5f826a UH |
192 | return |
193 | else: | |
e4f82268 | 194 | pass # TODO |
2b716038 | 195 | elif self.state == 'READ RTC REGS2': |
ed5f826a UH |
196 | if cmd == 'DATA READ': |
197 | handle_reg = getattr(self, 'handle_reg_0x%02x' % self.reg) | |
198 | handle_reg(databyte) | |
199 | self.reg += 1 | |
200 | # TODO: Check for NACK! | |
201 | elif cmd == 'STOP': | |
202 | d = '%02d.%02d.%02d %02d:%02d:%02d' % (self.days, self.months, | |
203 | self.years, self.hours, self.minutes, self.seconds) | |
204 | self.put(self.block_start_sample, es, self.out_ann, | |
205 | [0, ['Read date/time: %s' % d]]) | |
2b716038 | 206 | self.state = 'IDLE' |
ed5f826a UH |
207 | else: |
208 | pass # TODO? | |
209 | else: | |
0eeeb544 | 210 | raise Exception('Invalid state: %s' % self.state) |
ed5f826a | 211 |