]> sigrok.org Git - libsigrokdecode.git/blame - decoders/pwm/pd.py
all decoders: introduce a reset() method
[libsigrokdecode.git] / decoders / pwm / pd.py
CommitLineData
b4332f0f
UH
1##
2## This file is part of the libsigrokdecode project.
3##
4## Copyright (C) 2014 Torsten Duwe <duwe@suse.de>
9658c710 5## Copyright (C) 2014 Sebastien Bourdelin <sebastien.bourdelin@savoirfairelinux.com>
b4332f0f
UH
6##
7## This program is free software; you can redistribute it and/or modify
8## it under the terms of the GNU General Public License as published by
9## the Free Software Foundation; either version 2 of the License, or
10## (at your option) any later version.
11##
12## This program is distributed in the hope that it will be useful,
13## but WITHOUT ANY WARRANTY; without even the implied warranty of
14## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15## GNU General Public License for more details.
16##
17## You should have received a copy of the GNU General Public License
4539e9ca 18## along with this program; if not, see <http://www.gnu.org/licenses/>.
b4332f0f
UH
19##
20
21import sigrokdecode as srd
22
23class Decoder(srd.Decoder):
bcf6548b 24 api_version = 3
b4332f0f
UH
25 id = 'pwm'
26 name = 'PWM'
27 longname = 'Pulse-width modulation'
28 desc = 'Analog level encoded in duty cycle percentage.'
29 license = 'gplv2+'
30 inputs = ['logic']
31 outputs = ['pwm']
32 channels = (
9658c710 33 {'id': 'data', 'name': 'Data', 'desc': 'Data line'},
b4332f0f
UH
34 )
35 options = (
9658c710
SB
36 {'id': 'polarity', 'desc': 'Polarity', 'default': 'active-high',
37 'values': ('active-low', 'active-high')},
b4332f0f
UH
38 )
39 annotations = (
9658c710 40 ('duty-cycle', 'Duty cycle'),
e4227baf
MP
41 ('period', 'Period'),
42 )
43 annotation_rows = (
44 ('duty-cycle', 'Duty cycle', (0,)),
45 ('period', 'Period', (1,)),
b4332f0f
UH
46 )
47 binary = (
48 ('raw', 'RAW file'),
49 )
50
92b7b49f 51 def __init__(self):
10aeb8ea
GS
52 self.reset()
53
54 def reset(self):
406af217 55 self.ss_block = self.es_block = None
b4332f0f 56
e4227baf
MP
57 def metadata(self, key, value):
58 if key == srd.SRD_CONF_SAMPLERATE:
59 self.samplerate = value
60
b4332f0f 61 def start(self):
b4332f0f 62 self.out_ann = self.register(srd.OUTPUT_ANN)
2f370328 63 self.out_binary = self.register(srd.OUTPUT_BINARY)
9658c710
SB
64 self.out_average = \
65 self.register(srd.OUTPUT_META,
66 meta=(float, 'Average', 'PWM base (cycle) frequency'))
b4332f0f
UH
67
68 def putx(self, data):
406af217 69 self.put(self.ss_block, self.es_block, self.out_ann, data)
b4332f0f 70
e4227baf
MP
71 def putp(self, period_t):
72 # Adjust granularity.
73 if period_t == 0 or period_t >= 1:
750e122d 74 period_s = '%.1f s' % (period_t)
e4227baf 75 elif period_t <= 1e-12:
750e122d 76 period_s = '%.1f fs' % (period_t * 1e15)
e4227baf 77 elif period_t <= 1e-9:
750e122d 78 period_s = '%.1f ps' % (period_t * 1e12)
e4227baf 79 elif period_t <= 1e-6:
750e122d 80 period_s = '%.1f ns' % (period_t * 1e9)
e4227baf 81 elif period_t <= 1e-3:
750e122d 82 period_s = '%.1f μs' % (period_t * 1e6)
e4227baf 83 else:
750e122d 84 period_s = '%.1f ms' % (period_t * 1e3)
e4227baf 85
406af217 86 self.put(self.ss_block, self.es_block, self.out_ann, [1, [period_s]])
e4227baf 87
b4332f0f 88 def putb(self, data):
73dc4831 89 self.put(self.ss_block, self.es_block, self.out_binary, data)
b4332f0f 90
bcf6548b 91 def decode(self):
73dc4831 92 num_cycles = 0
eff37627 93 average = 0
bcf6548b 94
0172a166
GS
95 # Wait for an "active" edge (depends on config). This starts
96 # the first full period of the inspected signal waveform.
97 self.wait({0: 'f' if self.options['polarity'] == 'active-low' else 'r'})
bcf6548b 98 self.first_samplenum = self.samplenum
bcf6548b 99
0172a166
GS
100 # Keep getting samples for the period's middle and terminal edges.
101 # At the same time that last sample starts the next period.
bcf6548b 102 while True:
bcf6548b 103
0172a166
GS
104 # Get the next two edges. Setup some variables that get
105 # referenced in the calculation and in put() routines.
eff37627 106 start_samplenum = self.samplenum
0e48cad6 107 self.wait({0: 'e'})
eff37627 108 end_samplenum = self.samplenum
0e48cad6 109 self.wait({0: 'e'})
eff37627 110 self.ss_block = start_samplenum
0172a166 111 self.es_block = self.samplenum
06ca8df7 112
0172a166 113 # Calculate the period, the duty cycle, and its ratio.
eff37627
GS
114 period = self.samplenum - start_samplenum
115 duty = end_samplenum - start_samplenum
06ca8df7
UH
116 ratio = float(duty / period)
117
06ca8df7
UH
118 # Report the duty cycle in percent.
119 percent = float(ratio * 100)
120 self.putx([0, ['%f%%' % percent]])
121
122 # Report the duty cycle in the binary output.
123 self.putb([0, bytes([int(ratio * 256)])])
124
125 # Report the period in units of time.
126 period_t = float(period / self.samplerate)
127 self.putp(period_t)
128
129 # Update and report the new duty cycle average.
73dc4831 130 num_cycles += 1
eff37627 131 average += percent
06ca8df7 132 self.put(self.first_samplenum, self.es_block, self.out_average,
73dc4831 133 float(average / num_cycles))