]> sigrok.org Git - libsigrokdecode.git/blame - decoders/mx25lxx05d/mx25lxx05d.py
srd: mx25lxx05d: Add empty handlers for TODO cmds.
[libsigrokdecode.git] / decoders / mx25lxx05d / mx25lxx05d.py
CommitLineData
1b1c914f
UH
1##
2## This file is part of the sigrok project.
3##
9b4d8a57 4## Copyright (C) 2011-2012 Uwe Hermann <uwe@hermann-uwe.de>
1b1c914f
UH
5##
6## This program is free software; you can redistribute it and/or modify
7## it under the terms of the GNU General Public License as published by
8## the Free Software Foundation; either version 2 of the License, or
9## (at your option) any later version.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
16## You should have received a copy of the GNU General Public License
17## along with this program; if not, write to the Free Software
18## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19##
20
156509ca 21# Macronix MX25Lxx05D SPI (NOR) flash chip protocol decoder
1b1c914f 22
156509ca 23# Note: Works for MX25L1605D/MX25L3205D/MX25L6405D.
1b1c914f 24
677d597b 25import sigrokdecode as srd
1b1c914f 26
4772a846 27# Dict which maps command IDs to their names and descriptions.
1b1c914f 28cmds = {
4772a846
UH
29 0x06: ('WREN', 'Write enable'),
30 0x04: ('WRDI', 'Write disable'),
31 0x9f: ('RDID', 'Read identification'),
32 0x05: ('RDSR', 'Read status register'),
33 0x01: ('WRSR', 'Write status register'),
34 0x03: ('READ', 'Read data'),
781ef945 35 0x0b: ('FAST/READ', 'Fast read data'),
4772a846
UH
36 0xbb: ('2READ', '2x I/O read'),
37 0x20: ('SE', 'Sector erase'),
38 0xd8: ('BE', 'Block erase'),
39 0x60: ('CE', 'Chip erase'),
40 0xc7: ('CE2', 'Chip erase'), # Alternative command ID
41 0x02: ('PP', 'Page program'),
42 0xad: ('CP', 'Continuously program mode'),
43 0xb9: ('DP', 'Deep power down'),
781ef945 44 0xab: ('RDP/RES', 'Release from deep powerdown / Read electronic ID'),
4772a846
UH
45 0x90: ('REMS', 'Read electronic manufacturer & device ID'),
46 0xef: ('REMS2', 'Read ID for 2x I/O mode'),
47 0xb1: ('ENSO', 'Enter secured OTP'),
48 0xc1: ('EXSO', 'Exit secured OTP'),
49 0x2b: ('RDSCUR', 'Read security register'),
50 0x2f: ('WRSCUR', 'Write security register'),
51 0x70: ('ESRY', 'Enable SO to output RY/BY#'),
52 0x80: ('DSRY', 'Disable SO to output RY/BY#'),
1b1c914f
UH
53}
54
55device_name = {
56 0x14: 'MX25L1605D',
57 0x15: 'MX25L3205D',
58 0x16: 'MX25L6405D',
59}
60
7cfbf663
UH
61def decode_status_reg(data):
62 # TODO: Additional per-bit(s) self.put() calls with correct start/end.
63
64 # Bits[0:0]: WIP (write in progress)
65 s = 'W' if (data & (1 << 0)) else 'No w'
66 ret = '%srite operation in progress.\n' % s
67
68 # Bits[1:1]: WEL (write enable latch)
69 s = '' if (data & (1 << 1)) else 'not '
70 ret += 'Internal write enable latch is %sset.\n' % s
71
72 # Bits[5:2]: Block protect bits
73 # TODO: More detailed decoding (chip-dependent).
74 ret += 'Block protection bits (BP3-BP0): 0x%x.\n' % ((data & 0x3c) >> 2)
75
76 # Bits[6:6]: Continuously program mode (CP mode)
77 s = '' if (data & (1 << 6)) else 'not '
78 ret += 'Device is %sin continuously program mode (CP mode).\n' % s
79
80 # Bits[7:7]: SRWD (status register write disable)
cd287c56 81 s = 'not ' if (data & (1 << 7)) else ''
7cfbf663
UH
82 ret += 'Status register writes are %sallowed.\n' % s
83
84 return ret
85
677d597b 86class Decoder(srd.Decoder):
a2c2afd9 87 api_version = 1
1b1c914f 88 id = 'mx25lxx05d'
9a12a6e7 89 name = 'MX25Lxx05D'
3d3da57d 90 longname = 'Macronix MX25Lxx05D'
a465436e 91 desc = 'SPI (NOR) flash chip protocol.'
1b1c914f 92 license = 'gplv2+'
385508e9 93 inputs = ['spi', 'logic']
1b1c914f 94 outputs = ['mx25lxx05d']
385508e9 95 probes = []
b77614bc 96 optional_probes = [
385508e9
UH
97 {'id': 'hold', 'name': 'HOLD#', 'desc': 'TODO.'},
98 {'id': 'wp_acc', 'name': 'WP#/ACC', 'desc': 'TODO.'},
99 ]
781ef945 100 options = {}
9b4d8a57 101 annotations = [
ee3e279c 102 ['Text', 'Human-readable text'],
9b4d8a57 103 ]
1b1c914f
UH
104
105 def __init__(self, **kwargs):
4772a846 106 self.state = None
781ef945 107 self.cmdstate = 1
e4022299
UH
108 self.addr = 0
109 self.data = []
1b1c914f
UH
110
111 def start(self, metadata):
56202222
UH
112 # self.out_proto = self.add(srd.OUTPUT_PROTO, 'mx25lxx05d')
113 self.out_ann = self.add(srd.OUTPUT_ANN, 'mx25lxx05d')
1b1c914f
UH
114
115 def report(self):
116 pass
117
385508e9 118 def putx(self, data):
ee3e279c 119 # Simplification, most annotations span exactly one SPI byte/packet.
9b4d8a57
UH
120 self.put(self.ss, self.es, self.out_ann, data)
121
122 def handle_wren(self, mosi, miso):
781ef945 123 self.putx([0, ['Command: %s' % cmds[self.state][1]]])
4772a846 124 self.state = None
1b1c914f 125
b54936a9
UH
126 def handle_wrdi(self, mosi, miso):
127 pass # TODO
128
1b1c914f 129 # TODO: Check/display device ID / name
9b4d8a57 130 def handle_rdid(self, mosi, miso):
1b1c914f
UH
131 if self.cmdstate == 1:
132 # Byte 1: Master sends command ID.
9b4d8a57 133 self.start_sample = self.ss
781ef945 134 self.putx([0, ['Command: %s' % cmds[self.state][1]]])
1b1c914f
UH
135 elif self.cmdstate == 2:
136 # Byte 2: Slave sends the JEDEC manufacturer ID.
385508e9 137 self.putx([0, ['Manufacturer ID: 0x%02x' % miso]])
1b1c914f
UH
138 elif self.cmdstate == 3:
139 # Byte 3: Slave sends the memory type (0x20 for this chip).
385508e9 140 self.putx([0, ['Memory type: 0x%02x' % miso]])
1b1c914f
UH
141 elif self.cmdstate == 4:
142 # Byte 4: Slave sends the device ID.
9b4d8a57 143 self.device_id = miso
385508e9 144 self.putx([0, ['Device ID: 0x%02x' % miso]])
1b1c914f
UH
145
146 if self.cmdstate == 4:
147 # TODO: Check self.device_id is valid & exists in device_names.
148 # TODO: Same device ID? Check!
9b4d8a57
UH
149 d = 'Device: Macronix %s' % device_name[self.device_id]
150 self.put(self.start_sample, self.es, self.out_ann, [0, [d]])
4772a846 151 self.state = None
1b1c914f
UH
152 else:
153 self.cmdstate += 1
154
b54936a9
UH
155 def handle_rdsr(self, mosi, miso):
156 # Read status register: Master asserts CS#, sends RDSR command,
157 # reads status register byte. If CS# is kept asserted, the status
158 # register can be read continuously / multiple times in a row.
159 # When done, the master de-asserts CS# again.
160 if self.cmdstate == 1:
161 # Byte 1: Master sends command ID.
162 self.putx([0, ['Command: %s' % cmds[self.state][1]]])
163 elif self.cmdstate >= 2:
164 # Bytes 2-x: Slave sends status register as long as master clocks.
165 if self.cmdstate <= 3: # TODO: While CS# asserted.
166 self.putx([0, ['Status register: 0x%02x' % miso]])
167 self.putx([0, [decode_status_reg(miso)]])
168
169 if self.cmdstate == 3: # TODO: If CS# got de-asserted.
170 self.state = None
171 return
172
173 self.cmdstate += 1
174
175 def handle_wrsr(self, mosi, miso):
176 pass # TODO
177
178 def handle_read(self, mosi, miso):
179 # Read data bytes: Master asserts CS#, sends READ command, sends
180 # 3-byte address, reads >= 1 data bytes, de-asserts CS#.
181 if self.cmdstate == 1:
182 # Byte 1: Master sends command ID.
183 self.putx([0, ['Command: %s' % cmds[self.state][1]]])
184 elif self.cmdstate in (2, 3, 4):
185 # Bytes 2/3/4: Master sends read address (24bits, MSB-first).
186 self.addr |= (mosi << ((4 - self.cmdstate) * 8))
187 # self.putx([0, ['Read address, byte %d: 0x%02x' % \
188 # (4 - self.cmdstate, mosi)]])
189 if self.cmdstate == 4:
190 self.putx([0, ['Read address: 0x%06x' % self.addr]])
191 self.addr = 0
192 elif self.cmdstate >= 5:
193 # Bytes 5-x: Master reads data bytes (until CS# de-asserted).
194 # TODO: For now we hardcode 256 bytes per READ command.
195 if self.cmdstate <= 256 + 4: # TODO: While CS# asserted.
196 self.data.append(miso)
197 # self.putx([0, ['New read byte: 0x%02x' % miso]])
198
199 if self.cmdstate == 256 + 4: # TODO: If CS# got de-asserted.
200 # s = ', '.join(map(hex, self.data))
201 s = ''.join(map(chr, self.data))
202 self.putx([0, ['Read data: %s' % s]])
203 self.data = []
204 self.state = None
205 return
206
207 self.cmdstate += 1
208
209 def handle_fast_read(self, mosi, miso):
210 pass # TODO
211
212 def handle_2read(self, mosi, miso):
213 pass # TODO
214
1b1c914f
UH
215 # TODO: Warn/abort if we don't see the necessary amount of bytes.
216 # TODO: Warn if WREN was not seen before.
9b4d8a57 217 def handle_se(self, mosi, miso):
1b1c914f
UH
218 if self.cmdstate == 1:
219 # Byte 1: Master sends command ID.
220 self.addr = 0
9b4d8a57 221 self.start_sample = self.ss
781ef945 222 self.putx([0, ['Command: %s' % cmds[self.state][1]]])
1b1c914f 223 elif self.cmdstate in (2, 3, 4):
87e574b7
UH
224 # Bytes 2/3/4: Master sends sectror address (24bits, MSB-first).
225 self.addr |= (mosi << ((4 - self.cmdstate) * 8))
226 # self.putx([0, ['Sector address, byte %d: 0x%02x' % \
227 # (4 - self.cmdstate, mosi)]])
1b1c914f
UH
228
229 if self.cmdstate == 4:
87e574b7 230 d = 'Erase sector %d (0x%06x)' % (self.addr, self.addr)
9b4d8a57 231 self.put(self.start_sample, self.es, self.out_ann, [0, [d]])
1b1c914f
UH
232 # TODO: Max. size depends on chip, check that too if possible.
233 if self.addr % 4096 != 0:
234 # Sector addresses must be 4K-aligned (same for all 3 chips).
9b4d8a57
UH
235 d = 'Warning: Invalid sector address!' # TODO: type == WARN?
236 self.put(self.start_sample, self.es, self.out_ann, [0, [d]])
4772a846 237 self.state = None
1b1c914f
UH
238 else:
239 self.cmdstate += 1
240
b54936a9
UH
241 def handle_be(self, mosi, miso):
242 pass # TODO
243
244 def handle_ce(self, mosi, miso):
245 pass # TODO
246
247 def handle_ce2(self, mosi, miso):
248 pass # TODO
249
250 def handle_pp(self, mosi, miso):
251 # Page program: Master asserts CS#, sends PP command, sends 3-byte
252 # page address, sends >= 1 data bytes, de-asserts CS#.
253 if self.cmdstate == 1:
254 # Byte 1: Master sends command ID.
255 self.putx([0, ['Command: %s' % cmds[self.state][1]]])
256 elif self.cmdstate in (2, 3, 4):
257 # Bytes 2/3/4: Master sends page address (24bits, MSB-first).
258 self.addr |= (mosi << ((4 - self.cmdstate) * 8))
259 # self.putx([0, ['Page address, byte %d: 0x%02x' % \
260 # (4 - self.cmdstate, mosi)]])
261 if self.cmdstate == 4:
262 self.putx([0, ['Page address: 0x%06x' % self.addr]])
263 self.addr = 0
264 elif self.cmdstate >= 5:
265 # Bytes 5-x: Master sends data bytes (until CS# de-asserted).
266 # TODO: For now we hardcode 256 bytes per page / PP command.
267 if self.cmdstate <= 256 + 4: # TODO: While CS# asserted.
268 self.data.append(mosi)
269 # self.putx([0, ['New data byte: 0x%02x' % mosi]])
270
271 if self.cmdstate == 256 + 4: # TODO: If CS# got de-asserted.
272 # s = ', '.join(map(hex, self.data))
273 s = ''.join(map(chr, self.data))
274 self.putx([0, ['Page data: %s' % s]])
275 self.data = []
276 self.state = None
277 return
278
279 self.cmdstate += 1
280
281 def handle_cp(self, mosi, miso):
282 pass # TODO
283
284 def handle_dp(self, mosi, miso):
285 pass # TODO
286
287 def handle_rdp_res(self, mosi, miso):
288 pass # TODO
289
9b4d8a57 290 def handle_rems(self, mosi, miso):
1b1c914f
UH
291 if self.cmdstate == 1:
292 # Byte 1: Master sends command ID.
9b4d8a57 293 self.start_sample = self.ss
781ef945 294 self.putx([0, ['Command: %s' % cmds[self.state][1]]])
1b1c914f
UH
295 elif self.cmdstate in (2, 3):
296 # Bytes 2/3: Master sends two dummy bytes.
297 # TODO: Check dummy bytes? Check reply from device?
385508e9 298 self.putx([0, ['Dummy byte: %s' % mosi]])
1b1c914f
UH
299 elif self.cmdstate == 4:
300 # Byte 4: Master sends 0x00 or 0x01.
301 # 0x00: Master wants manufacturer ID as first reply byte.
302 # 0x01: Master wants device ID as first reply byte.
9b4d8a57
UH
303 self.manufacturer_id_first = True if (mosi == 0x00) else False
304 d = 'manufacturer' if (mosi == 0x00) else 'device'
385508e9 305 self.putx([0, ['Master wants %s ID first' % d]])
1b1c914f
UH
306 elif self.cmdstate == 5:
307 # Byte 5: Slave sends manufacturer ID (or device ID).
9b4d8a57
UH
308 self.ids = [miso]
309 d = 'Manufacturer' if self.manufacturer_id_first else 'Device'
385508e9 310 self.putx([0, ['%s ID' % d]])
9b4d8a57 311 elif self.cmdstate == 6:
1b1c914f 312 # Byte 6: Slave sends device ID (or manufacturer ID).
7f7ea759 313 self.ids.append(miso)
9b4d8a57 314 d = 'Manufacturer' if self.manufacturer_id_first else 'Device'
385508e9 315 self.putx([0, ['%s ID' % d]])
1b1c914f
UH
316
317 if self.cmdstate == 6:
9b4d8a57 318 self.end_sample = self.es
1b1c914f 319 id = self.ids[1] if self.manufacturer_id_first else self.ids[0]
385508e9 320 self.putx([0, ['Device: Macronix %s' % device_name[id]]])
4772a846 321 self.state = None
1b1c914f
UH
322 else:
323 self.cmdstate += 1
324
b54936a9
UH
325 def handle_rems2(self, mosi, miso):
326 pass # TODO
e4022299 327
b54936a9
UH
328 def handle_enso(self, mosi, miso):
329 pass # TODO
e4022299 330
b54936a9
UH
331 def handle_exso(self, mosi, miso):
332 pass # TODO
e4022299 333
b54936a9
UH
334 def handle_rdscur(self, mosi, miso):
335 pass # TODO
e4022299 336
b54936a9
UH
337 def handle_wrscur(self, mosi, miso):
338 pass # TODO
e4022299 339
b54936a9
UH
340 def handle_esry(self, mosi, miso):
341 pass # TODO
1b1c914f 342
b54936a9
UH
343 def handle_dsry(self, mosi, miso):
344 pass # TODO
5ebb76fe 345
2b9837d9 346 def decode(self, ss, es, data):
1b1c914f 347
9b4d8a57 348 ptype, mosi, miso = data
1b1c914f 349
e4022299 350 # if ptype == 'DATA':
781ef945 351 # self.putx([0, ['MOSI: 0x%02x, MISO: 0x%02x' % (mosi, miso)]])
e4022299
UH
352
353 # if ptype == 'CS-CHANGE':
354 # if mosi == 1 and miso == 0:
781ef945 355 # self.putx([0, ['Asserting CS#']])
e4022299 356 # elif mosi == 0 and miso == 1:
781ef945 357 # self.putx([0, ['De-asserting CS#']])
e4022299 358
3e3c0330 359 if ptype != 'DATA':
9b4d8a57 360 return
1b1c914f 361
e4022299 362 self.ss, self.es = ss, es
1b1c914f 363
9b4d8a57 364 # If we encountered a known chip command, enter the resp. state.
4772a846 365 if self.state == None:
781ef945
UH
366 self.state = mosi
367 self.cmdstate = 1
1b1c914f 368
9b4d8a57 369 # Handle commands.
781ef945
UH
370 if self.state in cmds:
371 s = 'handle_%s' % cmds[self.state][0].lower().replace('/', '_')
372 handle_reg = getattr(self, s)
4772a846 373 handle_reg(mosi, miso)
9b4d8a57 374 else:
781ef945 375 self.putx([0, ['Unknown command: 0x%02x' % mosi]])
4772a846 376 self.state = None
1b1c914f 377