]> sigrok.org Git - libsigrokdecode.git/blame - decoders/i2c/pd.py
i2c: Generate proper exception for missing samplerate, and test for it.
[libsigrokdecode.git] / decoders / i2c / pd.py
CommitLineData
0588ed70 1##
50bd5d25 2## This file is part of the libsigrokdecode project.
0588ed70 3##
de038c47 4## Copyright (C) 2010-2014 Uwe Hermann <uwe@hermann-uwe.de>
0588ed70
UH
5##
6## This program is free software; you can redistribute it and/or modify
7## it under the terms of the GNU General Public License as published by
8## the Free Software Foundation; either version 2 of the License, or
9## (at your option) any later version.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
16## You should have received a copy of the GNU General Public License
17## along with this program; if not, write to the Free Software
18## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19##
20
0588ed70 21# TODO: Look into arbitration, collision detection, clock synchronisation, etc.
9e95e4d8 22# TODO: Implement support for 10bit slave addresses.
0588ed70
UH
23# TODO: Implement support for inverting SDA/SCL levels (0->1 and 1->0).
24# TODO: Implement support for detecting various bus errors.
23fb2e12 25
677d597b 26import sigrokdecode as srd
b2c19614 27
f1428c4c 28'''
c515eed7 29OUTPUT_PYTHON format:
f1428c4c 30
bf69977d
UH
31Packet:
32[<ptype>, <pdata>]
f1428c4c 33
bf69977d 34<ptype>:
f1428c4c
UH
35 - 'START' (START condition)
36 - 'START REPEAT' (Repeated START condition)
37 - 'ADDRESS READ' (Slave address, read)
38 - 'ADDRESS WRITE' (Slave address, write)
39 - 'DATA READ' (Data, read)
40 - 'DATA WRITE' (Data, write)
41 - 'STOP' (STOP condition)
42 - 'ACK' (ACK bit)
43 - 'NACK' (NACK bit)
bf69977d 44 - 'BITS' (<pdata>: list of data/address bits and their ss/es numbers)
f1428c4c 45
bf69977d 46<pdata> is the data or address byte associated with the 'ADDRESS*' and 'DATA*'
f1428c4c
UH
47command. Slave addresses do not include bit 0 (the READ/WRITE indication bit).
48For example, a slave address field could be 0x51 (instead of 0xa2).
bf69977d 49For 'START', 'START REPEAT', 'STOP', 'ACK', and 'NACK' <pdata> is None.
f1428c4c
UH
50'''
51
d94ff143 52# CMD: [annotation-type-index, long annotation, short annotation]
1541976f 53proto = {
d94ff143
UH
54 'START': [0, 'Start', 'S'],
55 'START REPEAT': [1, 'Start repeat', 'Sr'],
56 'STOP': [2, 'Stop', 'P'],
57 'ACK': [3, 'ACK', 'A'],
58 'NACK': [4, 'NACK', 'N'],
de038c47
UH
59 'BIT': [5, 'Bit', 'B'],
60 'ADDRESS READ': [6, 'Address read', 'AR'],
61 'ADDRESS WRITE': [7, 'Address write', 'AW'],
62 'DATA READ': [8, 'Data read', 'DR'],
63 'DATA WRITE': [9, 'Data write', 'DW'],
15969949 64}
e5080882 65
d2bdb130
BV
66class SamplerateError(Exception):
67 pass
68
677d597b 69class Decoder(srd.Decoder):
12851357 70 api_version = 2
67e847fd 71 id = 'i2c'
ab4aa33c 72 name = 'I²C'
9a12a6e7 73 longname = 'Inter-Integrated Circuit'
a465436e 74 desc = 'Two-wire, multi-master, serial bus.'
f39d2404
UH
75 license = 'gplv2+'
76 inputs = ['logic']
77 outputs = ['i2c']
6a15597a 78 channels = (
bc5f5a43
BV
79 {'id': 'scl', 'name': 'SCL', 'desc': 'Serial clock line'},
80 {'id': 'sda', 'name': 'SDA', 'desc': 'Serial data line'},
da9bcbd9 81 )
84c1c0b5
BV
82 options = (
83 {'id': 'address_format', 'desc': 'Displayed slave address format',
84 'default': 'shifted', 'values': ('shifted', 'unshifted')},
85 )
da9bcbd9
BV
86 annotations = (
87 ('start', 'Start condition'),
88 ('repeat-start', 'Repeat start condition'),
89 ('stop', 'Stop condition'),
90 ('ack', 'ACK'),
91 ('nack', 'NACK'),
92 ('bit', 'Data/address bit'),
93 ('address-read', 'Address read'),
94 ('address-write', 'Address write'),
95 ('data-read', 'Data read'),
96 ('data-write', 'Data write'),
97 ('warnings', 'Human-readable warnings'),
98 )
de038c47
UH
99 annotation_rows = (
100 ('bits', 'Bits', (5,)),
101 ('addr-data', 'Address/Data', (0, 1, 2, 3, 4, 6, 7, 8, 9)),
102 ('warnings', 'Warnings', (10,)),
103 )
a929afa6 104 binary = (
5cb2cb02
BV
105 ('address-read', 'Address read'),
106 ('address-write', 'Address write'),
107 ('data-read', 'Data read'),
108 ('data-write', 'Data write'),
a929afa6 109 )
0588ed70 110
3643fc3f 111 def __init__(self, **kwargs):
8d2a9636 112 self.samplerate = None
de038c47 113 self.ss = self.es = self.byte_ss = -1
c4975078 114 self.samplenum = None
f39d2404
UH
115 self.bitcount = 0
116 self.databyte = 0
117 self.wr = -1
5dd9af5b 118 self.is_repeat_start = 0
2b716038 119 self.state = 'FIND START'
de038c47 120 self.oldscl = self.oldsda = 1
d94ff143 121 self.oldpins = [1, 1]
8d2a9636
BV
122 self.pdu_start = None
123 self.pdu_bits = 0
de038c47 124 self.bits = []
8d2a9636
BV
125
126 def metadata(self, key, value):
127 if key == srd.SRD_CONF_SAMPLERATE:
128 self.samplerate = value
f39d2404 129
8915b346 130 def start(self):
c515eed7 131 self.out_python = self.register(srd.OUTPUT_PYTHON)
8d2a9636 132 self.out_ann = self.register(srd.OUTPUT_ANN)
be6733ca 133 self.out_binary = self.register(srd.OUTPUT_BINARY)
8d2a9636
BV
134 self.out_bitrate = self.register(srd.OUTPUT_META,
135 meta=(int, 'Bitrate', 'Bitrate from Start bit to Stop bit'))
3643fc3f 136
d94ff143 137 def putx(self, data):
de038c47 138 self.put(self.ss, self.es, self.out_ann, data)
d94ff143
UH
139
140 def putp(self, data):
de038c47 141 self.put(self.ss, self.es, self.out_python, data)
d94ff143 142
a929afa6 143 def putb(self, data):
de038c47 144 self.put(self.ss, self.es, self.out_binary, data)
a929afa6 145
7b86f0bc 146 def is_start_condition(self, scl, sda):
eb7082c9 147 # START condition (S): SDA = falling, SCL = high
7b86f0bc
UH
148 if (self.oldsda == 1 and sda == 0) and scl == 1:
149 return True
150 return False
151
152 def is_data_bit(self, scl, sda):
eb7082c9 153 # Data sampling of receiver: SCL = rising
7b86f0bc
UH
154 if self.oldscl == 0 and scl == 1:
155 return True
156 return False
157
158 def is_stop_condition(self, scl, sda):
eb7082c9 159 # STOP condition (P): SDA = rising, SCL = high
7b86f0bc
UH
160 if (self.oldsda == 0 and sda == 1) and scl == 1:
161 return True
162 return False
163
e5080882 164 def found_start(self, scl, sda):
de038c47 165 self.ss, self.es = self.samplenum, self.samplenum
8d2a9636
BV
166 self.pdu_start = self.samplenum
167 self.pdu_bits = 0
c4975078 168 cmd = 'START REPEAT' if (self.is_repeat_start == 1) else 'START'
d94ff143
UH
169 self.putp([cmd, None])
170 self.putx([proto[cmd][0], proto[cmd][1:]])
2b716038 171 self.state = 'FIND ADDRESS'
7b86f0bc 172 self.bitcount = self.databyte = 0
5dd9af5b 173 self.is_repeat_start = 1
7b86f0bc 174 self.wr = -1
de038c47 175 self.bits = []
7b86f0bc 176
c4975078 177 # Gather 8 bits of data plus the ACK/NACK bit.
e5080882 178 def found_address_or_data(self, scl, sda):
7b86f0bc
UH
179 # Address and data are transmitted MSB-first.
180 self.databyte <<= 1
181 self.databyte |= sda
182
de038c47 183 # Remember the start of the first data/address bit.
c4975078 184 if self.bitcount == 0:
de038c47
UH
185 self.byte_ss = self.samplenum
186
187 # Store individual bits and their start/end samplenumbers.
188 # In the list, index 0 represents the LSB (I²C transmits MSB-first).
189 self.bits.insert(0, [sda, self.samplenum, self.samplenum])
190 if self.bitcount > 0:
191 self.bits[1][2] = self.samplenum
192 if self.bitcount == 7:
193 self.bitwidth = self.bits[1][2] - self.bits[2][2]
194 self.bits[0][2] += self.bitwidth
c4975078 195
7b86f0bc 196 # Return if we haven't collected all 8 + 1 bits, yet.
de038c47
UH
197 if self.bitcount < 7:
198 self.bitcount += 1
eb7082c9 199 return
7b86f0bc 200
d94ff143 201 d = self.databyte
2b716038 202 if self.state == 'FIND ADDRESS':
7b86f0bc 203 # The READ/WRITE bit is only in address bytes, not data bytes.
bf1c3f4d 204 self.wr = 0 if (self.databyte & 1) else 1
d94ff143
UH
205 if self.options['address_format'] == 'shifted':
206 d = d >> 1
15969949 207
a929afa6 208 bin_class = -1
2b716038 209 if self.state == 'FIND ADDRESS' and self.wr == 1:
a2d2aff2 210 cmd = 'ADDRESS WRITE'
a929afa6 211 bin_class = 1
2b716038 212 elif self.state == 'FIND ADDRESS' and self.wr == 0:
a2d2aff2 213 cmd = 'ADDRESS READ'
a929afa6 214 bin_class = 0
2b716038 215 elif self.state == 'FIND DATA' and self.wr == 1:
a2d2aff2 216 cmd = 'DATA WRITE'
a929afa6 217 bin_class = 3
2b716038 218 elif self.state == 'FIND DATA' and self.wr == 0:
a2d2aff2 219 cmd = 'DATA READ'
a929afa6 220 bin_class = 2
eb7082c9 221
de038c47
UH
222 self.ss, self.es = self.byte_ss, self.samplenum + self.bitwidth
223
224 self.putp(['BITS', self.bits])
d94ff143 225 self.putp([cmd, d])
de038c47 226
a929afa6 227 self.putb((bin_class, bytes([d])))
7b86f0bc 228
de038c47
UH
229 for bit in self.bits:
230 self.put(bit[1], bit[2], self.out_ann, [5, ['%d' % bit[0]]])
231
232 if cmd.startswith('ADDRESS'):
233 self.ss, self.es = self.samplenum, self.samplenum + self.bitwidth
234 w = ['Write', 'Wr', 'W'] if self.wr else ['Read', 'Rd', 'R']
235 self.putx([proto[cmd][0], w])
236 self.ss, self.es = self.byte_ss, self.samplenum
237
238 self.putx([proto[cmd][0], ['%s: %02X' % (proto[cmd][1], d),
239 '%s: %02X' % (proto[cmd][2], d), '%02X' % d]])
240
1b75abfd 241 # Done with this packet.
1b75abfd 242 self.bitcount = self.databyte = 0
de038c47 243 self.bits = []
2b716038 244 self.state = 'FIND ACK'
7b86f0bc 245
1b75abfd 246 def get_ack(self, scl, sda):
de038c47 247 self.ss, self.es = self.samplenum, self.samplenum + self.bitwidth
d94ff143
UH
248 cmd = 'NACK' if (sda == 1) else 'ACK'
249 self.putp([cmd, None])
250 self.putx([proto[cmd][0], proto[cmd][1:]])
1b75abfd
BV
251 # There could be multiple data bytes in a row, so either find
252 # another data byte or a STOP condition next.
2b716038 253 self.state = 'FIND DATA'
7b86f0bc 254
e5080882 255 def found_stop(self, scl, sda):
8d2a9636
BV
256 # Meta bitrate
257 elapsed = 1 / float(self.samplerate) * (self.samplenum - self.pdu_start + 1)
258 bitrate = int(1 / elapsed * self.pdu_bits)
de038c47 259 self.put(self.byte_ss, self.samplenum, self.out_bitrate, bitrate)
8d2a9636 260
d94ff143 261 cmd = 'STOP'
de038c47 262 self.ss, self.es = self.samplenum, self.samplenum
d94ff143
UH
263 self.putp([cmd, None])
264 self.putx([proto[cmd][0], proto[cmd][1:]])
2b716038 265 self.state = 'FIND START'
5dd9af5b 266 self.is_repeat_start = 0
7b86f0bc 267 self.wr = -1
de038c47 268 self.bits = []
7b86f0bc 269
2b9837d9 270 def decode(self, ss, es, data):
d2bdb130
BV
271 if not self.samplerate:
272 raise SamplerateError("Cannot decode without samplerate.")
2fcd7c22
UH
273 for (self.samplenum, pins) in data:
274
275 # Ignore identical samples early on (for performance reasons).
276 if self.oldpins == pins:
277 continue
278 self.oldpins, (scl, sda) = pins, pins
f39d2404 279
8d2a9636
BV
280 self.pdu_bits += 1
281
7b86f0bc 282 # State machine.
2b716038 283 if self.state == 'FIND START':
7b86f0bc 284 if self.is_start_condition(scl, sda):
e5080882 285 self.found_start(scl, sda)
2b716038 286 elif self.state == 'FIND ADDRESS':
7b86f0bc 287 if self.is_data_bit(scl, sda):
e5080882 288 self.found_address_or_data(scl, sda)
2b716038 289 elif self.state == 'FIND DATA':
7b86f0bc 290 if self.is_data_bit(scl, sda):
e5080882 291 self.found_address_or_data(scl, sda)
7b86f0bc 292 elif self.is_start_condition(scl, sda):
e5080882 293 self.found_start(scl, sda)
7b86f0bc 294 elif self.is_stop_condition(scl, sda):
e5080882 295 self.found_stop(scl, sda)
2b716038 296 elif self.state == 'FIND ACK':
1b75abfd
BV
297 if self.is_data_bit(scl, sda):
298 self.get_ack(scl, sda)
f39d2404
UH
299
300 # Save current SDA/SCL values for the next round.
de038c47 301 self.oldscl, self.oldsda = scl, sda
f39d2404 302