]> sigrok.org Git - libsigrokdecode.git/blame_incremental - decoders/spi/pd.py
spi: Provide multiple annotation types.
[libsigrokdecode.git] / decoders / spi / pd.py
... / ...
CommitLineData
1##
2## This file is part of the libsigrokdecode project.
3##
4## Copyright (C) 2011 Gareth McMullin <gareth@blacksphere.co.nz>
5## Copyright (C) 2012-2013 Uwe Hermann <uwe@hermann-uwe.de>
6##
7## This program is free software; you can redistribute it and/or modify
8## it under the terms of the GNU General Public License as published by
9## the Free Software Foundation; either version 2 of the License, or
10## (at your option) any later version.
11##
12## This program is distributed in the hope that it will be useful,
13## but WITHOUT ANY WARRANTY; without even the implied warranty of
14## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15## GNU General Public License for more details.
16##
17## You should have received a copy of the GNU General Public License
18## along with this program; if not, write to the Free Software
19## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
20##
21
22# SPI protocol decoder
23
24import sigrokdecode as srd
25
26# Key: (CPOL, CPHA). Value: SPI mode.
27# Clock polarity (CPOL) = 0/1: Clock is low/high when inactive.
28# Clock phase (CPHA) = 0/1: Data is valid on the leading/trailing clock edge.
29spi_mode = {
30 (0, 0): 0, # Mode 0
31 (0, 1): 1, # Mode 1
32 (1, 0): 2, # Mode 2
33 (1, 1): 3, # Mode 3
34}
35
36class Decoder(srd.Decoder):
37 api_version = 1
38 id = 'spi'
39 name = 'SPI'
40 longname = 'Serial Peripheral Interface'
41 desc = 'Full-duplex, synchronous, serial bus.'
42 license = 'gplv2+'
43 inputs = ['logic']
44 outputs = ['spi']
45 probes = [
46 {'id': 'miso', 'name': 'MISO',
47 'desc': 'SPI MISO line (Master in, slave out)'},
48 {'id': 'mosi', 'name': 'MOSI',
49 'desc': 'SPI MOSI line (Master out, slave in)'},
50 {'id': 'sck', 'name': 'CLK', 'desc': 'SPI clock line'},
51 {'id': 'cs', 'name': 'CS#', 'desc': 'SPI CS (chip select) line'},
52 ]
53 optional_probes = [] # TODO
54 options = {
55 'cs_polarity': ['CS# polarity', 'active-low'],
56 'cpol': ['Clock polarity', 0],
57 'cpha': ['Clock phase', 0],
58 'bitorder': ['Bit order within the SPI data', 'msb-first'],
59 'wordsize': ['Word size of SPI data', 8], # 1-64?
60 'format': ['Data format', 'hex'],
61 }
62 annotations = [
63 ['MISO/MOSI data', 'MISO/MOSI SPI data'],
64 ['MISO data', 'MISO SPI data'],
65 ['MOSI data', 'MOSI SPI data'],
66 ['Warnings', 'Human-readable warnings'],
67 ]
68
69 def __init__(self):
70 self.oldsck = 1
71 self.bitcount = 0
72 self.mosidata = 0
73 self.misodata = 0
74 self.bytesreceived = 0
75 self.startsample = -1
76 self.samplenum = -1
77 self.cs_was_deasserted_during_data_word = 0
78 self.oldcs = -1
79 self.oldpins = None
80
81 def start(self, metadata):
82 self.out_proto = self.add(srd.OUTPUT_PROTO, 'spi')
83 self.out_ann = self.add(srd.OUTPUT_ANN, 'spi')
84
85 def report(self):
86 return 'SPI: %d bytes received' % self.bytesreceived
87
88 def putpw(self, data):
89 self.put(self.startsample, self.samplenum, self.out_proto, data)
90
91 def putw(self, data):
92 self.put(self.startsample, self.samplenum, self.out_ann, data)
93
94 def decode(self, ss, es, data):
95 # TODO: Either MISO or MOSI could be optional. CS# is optional.
96 for (self.samplenum, pins) in data:
97
98 # Ignore identical samples early on (for performance reasons).
99 if self.oldpins == pins:
100 continue
101 self.oldpins, (miso, mosi, sck, cs) = pins, pins
102
103 if self.oldcs != cs:
104 # Send all CS# pin value changes.
105 self.put(self.samplenum, self.samplenum, self.out_proto,
106 ['CS-CHANGE', self.oldcs, cs])
107 self.oldcs = cs
108
109 # Ignore sample if the clock pin hasn't changed.
110 if sck == self.oldsck:
111 continue
112
113 self.oldsck = sck
114
115 # Sample data on rising/falling clock edge (depends on mode).
116 mode = spi_mode[self.options['cpol'], self.options['cpha']]
117 if mode == 0 and sck == 0: # Sample on rising clock edge
118 continue
119 elif mode == 1 and sck == 1: # Sample on falling clock edge
120 continue
121 elif mode == 2 and sck == 1: # Sample on falling clock edge
122 continue
123 elif mode == 3 and sck == 0: # Sample on rising clock edge
124 continue
125
126 # If this is the first bit, save its sample number.
127 if self.bitcount == 0:
128 self.startsample = self.samplenum
129 active_low = (self.options['cs_polarity'] == 'active-low')
130 deasserted = cs if active_low else not cs
131 if deasserted:
132 self.cs_was_deasserted_during_data_word = 1
133
134 ws = self.options['wordsize']
135
136 # Receive MOSI bit into our shift register.
137 if self.options['bitorder'] == 'msb-first':
138 self.mosidata |= mosi << (ws - 1 - self.bitcount)
139 else:
140 self.mosidata |= mosi << self.bitcount
141
142 # Receive MISO bit into our shift register.
143 if self.options['bitorder'] == 'msb-first':
144 self.misodata |= miso << (ws - 1 - self.bitcount)
145 else:
146 self.misodata |= miso << self.bitcount
147
148 self.bitcount += 1
149
150 # Continue to receive if not enough bits were received, yet.
151 if self.bitcount != ws:
152 continue
153
154 self.putpw(['DATA', self.mosidata, self.misodata])
155 self.putw([0, ['%02X/%02X' % (self.mosidata, self.misodata)]])
156 self.putw([1, ['%02X' % self.misodata]])
157 self.putw([2, ['%02X' % self.mosidata]])
158
159 if self.cs_was_deasserted_during_data_word:
160 self.putw([3, ['CS# was deasserted during this data word!']])
161
162 # Reset decoder state.
163 self.mosidata = 0
164 self.misodata = 0
165 self.bitcount = 0
166
167 # Keep stats for summary.
168 self.bytesreceived += 1
169