]> sigrok.org Git - libsigrokdecode.git/blame - decoders/spi/spi.py
srd: spi: Use strings for most options.
[libsigrokdecode.git] / decoders / spi / spi.py
CommitLineData
6eb87578
GM
1##
2## This file is part of the sigrok project.
3##
4## Copyright (C) 2011 Gareth McMullin <gareth@blacksphere.co.nz>
d6bace96 5## Copyright (C) 2012 Uwe Hermann <uwe@hermann-uwe.de>
6eb87578
GM
6##
7## This program is free software; you can redistribute it and/or modify
8## it under the terms of the GNU General Public License as published by
9## the Free Software Foundation; either version 2 of the License, or
10## (at your option) any later version.
11##
12## This program is distributed in the hope that it will be useful,
13## but WITHOUT ANY WARRANTY; without even the implied warranty of
14## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15## GNU General Public License for more details.
16##
17## You should have received a copy of the GNU General Public License
18## along with this program; if not, write to the Free Software
19## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
20##
ad2dc0de 21
677d597b 22import sigrokdecode as srd
67e847fd 23
8a7ce2a3 24# Key: (CPOL, CPHA). Value: SPI mode.
94bbdb9a
UH
25# Clock polarity (CPOL) = 0/1: Clock is low/high when inactive.
26# Clock phase (CPHA) = 0/1: Data is valid on the leading/trailing clock edge.
c94c8c91
UH
27spi_mode = {
28 (0, 0): 0, # Mode 0
29 (0, 1): 1, # Mode 1
30 (1, 0): 2, # Mode 2
31 (1, 1): 3, # Mode 3
32}
33
d6bace96
UH
34# Annotation formats
35ANN_HEX = 0
36
677d597b 37class Decoder(srd.Decoder):
a2c2afd9 38 api_version = 1
67e847fd 39 id = 'spi'
2b7d0e2b 40 name = 'SPI'
3d3da57d 41 longname = 'Serial Peripheral Interface'
9a12a6e7 42 desc = '...desc...'
6eb87578 43 longdesc = '...longdesc...'
6eb87578
GM
44 license = 'gplv2+'
45 inputs = ['logic']
46 outputs = ['spi']
6b5b91d2 47 probes = [
4e570fa9
UH
48 {'id': 'miso', 'name': 'MISO',
49 'desc': 'SPI MISO line (Master in, slave out)'},
decde15e
UH
50 {'id': 'mosi', 'name': 'MOSI',
51 'desc': 'SPI MOSI line (Master out, slave in)'},
6b5b91d2 52 {'id': 'sck', 'name': 'CLK', 'desc': 'SPI clock line'},
4e570fa9 53 {'id': 'cs', 'name': 'CS#', 'desc': 'SPI CS (chip select) line'},
6b5b91d2 54 ]
b77614bc 55 optional_probes = [] # TODO
238b4080 56 options = {
94bbdb9a
UH
57 'cs_polarity': ['CS# polarity', 'active-low'],
58 'cpol': ['Clock polarity', 0],
59 'cpha': ['Clock phase', 0],
60 'bitorder': ['Bit order within the SPI data', 'msb-first'],
c94c8c91 61 'wordsize': ['Word size of SPI data', 8], # 1-64?
238b4080 62 }
b1bb5eed 63 annotations = [
d6bace96 64 ['Hex', 'SPI data bytes in hex format'],
b1bb5eed 65 ]
6eb87578 66
3643fc3f 67 def __init__(self):
c66baa8c 68 self.oldsck = 1
a10bfc48 69 self.bitcount = 0
4917bb31 70 self.mosidata = 0
d6bace96 71 self.misodata = 0
6eb87578 72 self.bytesreceived = 0
d6bace96 73 self.samplenum = -1
01329e88 74 self.cs_was_deasserted_during_data_word = 0
6eb87578 75
3643fc3f 76 def start(self, metadata):
d6bace96 77 self.out_proto = self.add(srd.OUTPUT_PROTO, 'spi')
56202222 78 self.out_ann = self.add(srd.OUTPUT_ANN, 'spi')
3643fc3f 79
6eb87578 80 def report(self):
e100d51e 81 return 'SPI: %d bytes received' % self.bytesreceived
6eb87578 82
2b9837d9 83 def decode(self, ss, es, data):
decde15e
UH
84 # TODO: Either MISO or MOSI could be optional. CS# is optional.
85 for (samplenum, (miso, mosi, sck, cs)) in data:
6eb87578 86
d6bace96
UH
87 self.samplenum += 1 # FIXME
88
c94c8c91 89 # Ignore sample if the clock pin hasn't changed.
6eb87578
GM
90 if sck == self.oldsck:
91 continue
c94c8c91 92
6eb87578 93 self.oldsck = sck
c94c8c91
UH
94
95 # Sample data on rising/falling clock edge (depends on mode).
8a7ce2a3 96 mode = spi_mode[self.options['cpol'], self.options['cpha']]
c94c8c91
UH
97 if mode == 0 and sck == 0: # Sample on rising clock edge
98 continue
99 elif mode == 1 and sck == 1: # Sample on falling clock edge
100 continue
101 elif mode == 2 and sck == 1: # Sample on falling clock edge
102 continue
103 elif mode == 3 and sck == 0: # Sample on rising clock edge
104 continue
6eb87578 105
d6bace96 106 # If this is the first bit, save its sample number.
a10bfc48 107 if self.bitcount == 0:
d6bace96 108 self.start_sample = samplenum
94bbdb9a 109 active_low = (self.options['cs_polarity'] == 'active-low')
8a7ce2a3 110 deasserted = cs if active_low else not cs
acba4869 111 if deasserted:
01329e88 112 self.cs_was_deasserted_during_data_word = 1
b1bb5eed 113
fd4aa8aa
UH
114 ws = self.options['wordsize']
115
1ea831e9 116 # Receive MOSI bit into our shift register.
94bbdb9a 117 if self.options['bitorder'] == 'msb-first':
fd4aa8aa 118 self.mosidata |= mosi << (ws - 1 - self.bitcount)
1ea831e9
UH
119 else:
120 self.mosidata |= mosi << self.bitcount
121
122 # Receive MISO bit into our shift register.
94bbdb9a 123 if self.options['bitorder'] == 'msb-first':
fd4aa8aa 124 self.misodata |= miso << (ws - 1 - self.bitcount)
1ea831e9
UH
125 else:
126 self.misodata |= miso << self.bitcount
b1bb5eed 127
a10bfc48 128 self.bitcount += 1
b1bb5eed 129
fd4aa8aa
UH
130 # Continue to receive if not enough bits were received, yet.
131 if self.bitcount != ws:
6eb87578 132 continue
b1bb5eed 133
d6bace96
UH
134 self.put(self.start_sample, self.samplenum, self.out_proto,
135 ['data', self.mosidata, self.misodata])
136 self.put(self.start_sample, self.samplenum, self.out_ann,
137 [ANN_HEX, ['MOSI: 0x%02x, MISO: 0x%02x' % (self.mosidata,
138 self.misodata)]])
b1bb5eed 139
01329e88
UH
140 if self.cs_was_deasserted_during_data_word:
141 self.put(self.start_sample, self.samplenum, self.out_ann,
acba4869
UH
142 [ANN_HEX, ['WARNING: CS# was deasserted during this '
143 'SPI data byte!']])
01329e88 144
b1bb5eed 145 # Reset decoder state.
4917bb31 146 self.mosidata = 0
d6bace96 147 self.misodata = 0
a10bfc48 148 self.bitcount = 0
b1bb5eed
UH
149
150 # Keep stats for summary.
6eb87578 151 self.bytesreceived += 1
ad2dc0de 152