]> sigrok.org Git - libsigrokdecode.git/blame_incremental - decoders/uart/pd.py
spi/nrf24l01/uart: Use ChannelError exception.
[libsigrokdecode.git] / decoders / uart / pd.py
... / ...
CommitLineData
1##
2## This file is part of the libsigrokdecode project.
3##
4## Copyright (C) 2011-2014 Uwe Hermann <uwe@hermann-uwe.de>
5##
6## This program is free software; you can redistribute it and/or modify
7## it under the terms of the GNU General Public License as published by
8## the Free Software Foundation; either version 2 of the License, or
9## (at your option) any later version.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
16## You should have received a copy of the GNU General Public License
17## along with this program; if not, write to the Free Software
18## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19##
20
21import sigrokdecode as srd
22
23'''
24OUTPUT_PYTHON format:
25
26Packet:
27[<ptype>, <rxtx>, <pdata>]
28
29This is the list of <ptype>s and their respective <pdata> values:
30 - 'STARTBIT': The data is the (integer) value of the start bit (0/1).
31 - 'DATA': The data is the (integer) value of the UART data. Valid values
32 range from 0 to 512 (as the data can be up to 9 bits in size).
33 - 'DATABITS': List of data bits and their ss/es numbers.
34 - 'PARITYBIT': The data is the (integer) value of the parity bit (0/1).
35 - 'STOPBIT': The data is the (integer) value of the stop bit (0 or 1).
36 - 'INVALID STARTBIT': The data is the (integer) value of the start bit (0/1).
37 - 'INVALID STOPBIT': The data is the (integer) value of the stop bit (0/1).
38 - 'PARITY ERROR': The data is a tuple with two entries. The first one is
39 the expected parity value, the second is the actual parity value.
40 - TODO: Frame error?
41
42The <rxtx> field is 0 for RX packets, 1 for TX packets.
43'''
44
45# Used for differentiating between the two data directions.
46RX = 0
47TX = 1
48
49# Given a parity type to check (odd, even, zero, one), the value of the
50# parity bit, the value of the data, and the length of the data (5-9 bits,
51# usually 8 bits) return True if the parity is correct, False otherwise.
52# 'none' is _not_ allowed as value for 'parity_type'.
53def parity_ok(parity_type, parity_bit, data, num_data_bits):
54
55 # Handle easy cases first (parity bit is always 1 or 0).
56 if parity_type == 'zero':
57 return parity_bit == 0
58 elif parity_type == 'one':
59 return parity_bit == 1
60
61 # Count number of 1 (high) bits in the data (and the parity bit itself!).
62 ones = bin(data).count('1') + parity_bit
63
64 # Check for odd/even parity.
65 if parity_type == 'odd':
66 return (ones % 2) == 1
67 elif parity_type == 'even':
68 return (ones % 2) == 0
69
70class SamplerateError(Exception):
71 pass
72
73class ChannelError(Exception):
74 pass
75
76class Decoder(srd.Decoder):
77 api_version = 2
78 id = 'uart'
79 name = 'UART'
80 longname = 'Universal Asynchronous Receiver/Transmitter'
81 desc = 'Asynchronous, serial bus.'
82 license = 'gplv2+'
83 inputs = ['logic']
84 outputs = ['uart']
85 optional_channels = (
86 # Allow specifying only one of the signals, e.g. if only one data
87 # direction exists (or is relevant).
88 {'id': 'rx', 'name': 'RX', 'desc': 'UART receive line'},
89 {'id': 'tx', 'name': 'TX', 'desc': 'UART transmit line'},
90 )
91 options = (
92 {'id': 'baudrate', 'desc': 'Baud rate', 'default': 115200},
93 {'id': 'num_data_bits', 'desc': 'Data bits', 'default': 8,
94 'values': (5, 6, 7, 8, 9)},
95 {'id': 'parity_type', 'desc': 'Parity type', 'default': 'none',
96 'values': ('none', 'odd', 'even', 'zero', 'one')},
97 {'id': 'parity_check', 'desc': 'Check parity?', 'default': 'yes',
98 'values': ('yes', 'no')},
99 {'id': 'num_stop_bits', 'desc': 'Stop bits', 'default': 1.0,
100 'values': (0.0, 0.5, 1.0, 1.5)},
101 {'id': 'bit_order', 'desc': 'Bit order', 'default': 'lsb-first',
102 'values': ('lsb-first', 'msb-first')},
103 {'id': 'format', 'desc': 'Data format', 'default': 'ascii',
104 'values': ('ascii', 'dec', 'hex', 'oct', 'bin')},
105 # TODO: Options to invert the signal(s).
106 )
107 annotations = (
108 ('rx-data', 'RX data'),
109 ('tx-data', 'TX data'),
110 ('rx-start', 'RX start bits'),
111 ('tx-start', 'TX start bits'),
112 ('rx-parity-ok', 'RX parity OK bits'),
113 ('tx-parity-ok', 'TX parity OK bits'),
114 ('rx-parity-err', 'RX parity error bits'),
115 ('tx-parity-err', 'TX parity error bits'),
116 ('rx-stop', 'RX stop bits'),
117 ('tx-stop', 'TX stop bits'),
118 ('rx-warnings', 'RX warnings'),
119 ('tx-warnings', 'TX warnings'),
120 ('rx-data-bits', 'RX data bits'),
121 ('tx-data-bits', 'TX data bits'),
122 )
123 annotation_rows = (
124 ('rx-data', 'RX', (0, 2, 4, 6, 8)),
125 ('rx-data-bits', 'RX bits', (12,)),
126 ('rx-warnings', 'RX warnings', (10,)),
127 ('tx-data', 'TX', (1, 3, 5, 7, 9)),
128 ('tx-data-bits', 'TX bits', (13,)),
129 ('tx-warnings', 'TX warnings', (11,)),
130 )
131 binary = (
132 ('rx', 'RX dump'),
133 ('tx', 'TX dump'),
134 ('rxtx', 'RX/TX dump'),
135 )
136
137 def putx(self, rxtx, data):
138 s, halfbit = self.startsample[rxtx], int(self.bit_width / 2)
139 self.put(s - halfbit, self.samplenum + halfbit, self.out_ann, data)
140
141 def putpx(self, rxtx, data):
142 s, halfbit = self.startsample[rxtx], int(self.bit_width / 2)
143 self.put(s - halfbit, self.samplenum + halfbit, self.out_python, data)
144
145 def putg(self, data):
146 s, halfbit = self.samplenum, int(self.bit_width / 2)
147 self.put(s - halfbit, s + halfbit, self.out_ann, data)
148
149 def putp(self, data):
150 s, halfbit = self.samplenum, int(self.bit_width / 2)
151 self.put(s - halfbit, s + halfbit, self.out_python, data)
152
153 def putbin(self, rxtx, data):
154 s, halfbit = self.startsample[rxtx], int(self.bit_width / 2)
155 self.put(s - halfbit, self.samplenum + halfbit, self.out_bin, data)
156
157 def __init__(self, **kwargs):
158 self.samplerate = None
159 self.samplenum = 0
160 self.frame_start = [-1, -1]
161 self.startbit = [-1, -1]
162 self.cur_data_bit = [0, 0]
163 self.databyte = [0, 0]
164 self.paritybit = [-1, -1]
165 self.stopbit1 = [-1, -1]
166 self.startsample = [-1, -1]
167 self.state = ['WAIT FOR START BIT', 'WAIT FOR START BIT']
168 self.oldbit = [1, 1]
169 self.oldpins = [1, 1]
170 self.databits = [[], []]
171
172 def start(self):
173 self.out_python = self.register(srd.OUTPUT_PYTHON)
174 self.out_bin = self.register(srd.OUTPUT_BINARY)
175 self.out_ann = self.register(srd.OUTPUT_ANN)
176
177 def metadata(self, key, value):
178 if key == srd.SRD_CONF_SAMPLERATE:
179 self.samplerate = value
180 # The width of one UART bit in number of samples.
181 self.bit_width = float(self.samplerate) / float(self.options['baudrate'])
182
183 # Return true if we reached the middle of the desired bit, false otherwise.
184 def reached_bit(self, rxtx, bitnum):
185 # bitpos is the samplenumber which is in the middle of the
186 # specified UART bit (0 = start bit, 1..x = data, x+1 = parity bit
187 # (if used) or the first stop bit, and so on).
188 bitpos = self.frame_start[rxtx] + (self.bit_width / 2.0)
189 bitpos += bitnum * self.bit_width
190 if self.samplenum >= bitpos:
191 return True
192 return False
193
194 def reached_bit_last(self, rxtx, bitnum):
195 bitpos = self.frame_start[rxtx] + ((bitnum + 1) * self.bit_width)
196 if self.samplenum >= bitpos:
197 return True
198 return False
199
200 def wait_for_start_bit(self, rxtx, old_signal, signal):
201 # The start bit is always 0 (low). As the idle UART (and the stop bit)
202 # level is 1 (high), the beginning of a start bit is a falling edge.
203 if not (old_signal == 1 and signal == 0):
204 return
205
206 # Save the sample number where the start bit begins.
207 self.frame_start[rxtx] = self.samplenum
208
209 self.state[rxtx] = 'GET START BIT'
210
211 def get_start_bit(self, rxtx, signal):
212 # Skip samples until we're in the middle of the start bit.
213 if not self.reached_bit(rxtx, 0):
214 return
215
216 self.startbit[rxtx] = signal
217
218 # The startbit must be 0. If not, we report an error.
219 if self.startbit[rxtx] != 0:
220 self.putp(['INVALID STARTBIT', rxtx, self.startbit[rxtx]])
221 # TODO: Abort? Ignore rest of the frame?
222
223 self.cur_data_bit[rxtx] = 0
224 self.databyte[rxtx] = 0
225 self.startsample[rxtx] = -1
226
227 self.state[rxtx] = 'GET DATA BITS'
228
229 self.putp(['STARTBIT', rxtx, self.startbit[rxtx]])
230 self.putg([rxtx + 2, ['Start bit', 'Start', 'S']])
231
232 def get_data_bits(self, rxtx, signal):
233 # Skip samples until we're in the middle of the desired data bit.
234 if not self.reached_bit(rxtx, self.cur_data_bit[rxtx] + 1):
235 return
236
237 # Save the sample number of the middle of the first data bit.
238 if self.startsample[rxtx] == -1:
239 self.startsample[rxtx] = self.samplenum
240
241 # Get the next data bit in LSB-first or MSB-first fashion.
242 if self.options['bit_order'] == 'lsb-first':
243 self.databyte[rxtx] >>= 1
244 self.databyte[rxtx] |= \
245 (signal << (self.options['num_data_bits'] - 1))
246 else:
247 self.databyte[rxtx] <<= 1
248 self.databyte[rxtx] |= (signal << 0)
249
250 self.putg([rxtx + 12, ['%d' % signal]])
251
252 # Store individual data bits and their start/end samplenumbers.
253 s, halfbit = self.samplenum, int(self.bit_width / 2)
254 self.databits[rxtx].append([signal, s - halfbit, s + halfbit])
255
256 # Return here, unless we already received all data bits.
257 if self.cur_data_bit[rxtx] < self.options['num_data_bits'] - 1:
258 self.cur_data_bit[rxtx] += 1
259 return
260
261 self.state[rxtx] = 'GET PARITY BIT'
262
263 self.putpx(rxtx, ['DATABITS', rxtx, self.databits[rxtx]])
264 self.putpx(rxtx, ['DATA', rxtx, self.databyte[rxtx]])
265
266 b, f = self.databyte[rxtx], self.options['format']
267 if f == 'ascii':
268 c = chr(b) if b in range(30, 126 + 1) else '[%02X]' % b
269 self.putx(rxtx, [rxtx, [c]])
270 elif f == 'dec':
271 self.putx(rxtx, [rxtx, [str(b)]])
272 elif f == 'hex':
273 self.putx(rxtx, [rxtx, [hex(b)[2:].zfill(2).upper()]])
274 elif f == 'oct':
275 self.putx(rxtx, [rxtx, [oct(b)[2:].zfill(3)]])
276 elif f == 'bin':
277 self.putx(rxtx, [rxtx, [bin(b)[2:].zfill(8)]])
278
279 self.putbin(rxtx, (rxtx, bytes([b])))
280 self.putbin(rxtx, (2, bytes([b])))
281
282 self.databits = [[], []]
283
284 def get_parity_bit(self, rxtx, signal):
285 # If no parity is used/configured, skip to the next state immediately.
286 if self.options['parity_type'] == 'none':
287 self.state[rxtx] = 'GET STOP BITS'
288 return
289
290 # Skip samples until we're in the middle of the parity bit.
291 if not self.reached_bit(rxtx, self.options['num_data_bits'] + 1):
292 return
293
294 self.paritybit[rxtx] = signal
295
296 self.state[rxtx] = 'GET STOP BITS'
297
298 if parity_ok(self.options['parity_type'], self.paritybit[rxtx],
299 self.databyte[rxtx], self.options['num_data_bits']):
300 self.putp(['PARITYBIT', rxtx, self.paritybit[rxtx]])
301 self.putg([rxtx + 4, ['Parity bit', 'Parity', 'P']])
302 else:
303 # TODO: Return expected/actual parity values.
304 self.putp(['PARITY ERROR', rxtx, (0, 1)]) # FIXME: Dummy tuple...
305 self.putg([rxtx + 6, ['Parity error', 'Parity err', 'PE']])
306
307 # TODO: Currently only supports 1 stop bit.
308 def get_stop_bits(self, rxtx, signal):
309 # Skip samples until we're in the middle of the stop bit(s).
310 skip_parity = 0 if self.options['parity_type'] == 'none' else 1
311 b = self.options['num_data_bits'] + 1 + skip_parity
312 if not self.reached_bit(rxtx, b):
313 return
314
315 self.stopbit1[rxtx] = signal
316
317 # Stop bits must be 1. If not, we report an error.
318 if self.stopbit1[rxtx] != 1:
319 self.putp(['INVALID STOPBIT', rxtx, self.stopbit1[rxtx]])
320 self.putg([rxtx + 8, ['Frame error', 'Frame err', 'FE']])
321 # TODO: Abort? Ignore the frame? Other?
322
323 self.state[rxtx] = 'WAIT FOR START BIT'
324
325 self.putp(['STOPBIT', rxtx, self.stopbit1[rxtx]])
326 self.putg([rxtx + 4, ['Stop bit', 'Stop', 'T']])
327
328 def decode(self, ss, es, data):
329 if not self.samplerate:
330 raise SamplerateError('Cannot decode without samplerate.')
331 for (self.samplenum, pins) in data:
332
333 # Note: Ignoring identical samples here for performance reasons
334 # is not possible for this PD, at least not in the current state.
335 # if self.oldpins == pins:
336 # continue
337 self.oldpins, (rx, tx) = pins, pins
338
339 # Either RX or TX (but not both) can be omitted.
340 has_pin = [rx in (0, 1), tx in (0, 1)]
341 if has_pin == [False, False]:
342 raise ChannelError('Either TX or RX (or both) pins required.')
343
344 # State machine.
345 for rxtx in (RX, TX):
346 # Don't try to handle RX (or TX) if not supplied.
347 if not has_pin[rxtx]:
348 continue
349
350 signal = rx if (rxtx == RX) else tx
351
352 if self.state[rxtx] == 'WAIT FOR START BIT':
353 self.wait_for_start_bit(rxtx, self.oldbit[rxtx], signal)
354 elif self.state[rxtx] == 'GET START BIT':
355 self.get_start_bit(rxtx, signal)
356 elif self.state[rxtx] == 'GET DATA BITS':
357 self.get_data_bits(rxtx, signal)
358 elif self.state[rxtx] == 'GET PARITY BIT':
359 self.get_parity_bit(rxtx, signal)
360 elif self.state[rxtx] == 'GET STOP BITS':
361 self.get_stop_bits(rxtx, signal)
362
363 # Save current RX/TX values for the next round.
364 self.oldbit[rxtx] = signal