]> sigrok.org Git - libsigrokdecode.git/blame_incremental - decoders/spi/spi.py
srd: All PDs: Various fixes, cosmetics.
[libsigrokdecode.git] / decoders / spi / spi.py
... / ...
CommitLineData
1##
2## This file is part of the sigrok project.
3##
4## Copyright (C) 2011 Gareth McMullin <gareth@blacksphere.co.nz>
5## Copyright (C) 2012 Uwe Hermann <uwe@hermann-uwe.de>
6##
7## This program is free software; you can redistribute it and/or modify
8## it under the terms of the GNU General Public License as published by
9## the Free Software Foundation; either version 2 of the License, or
10## (at your option) any later version.
11##
12## This program is distributed in the hope that it will be useful,
13## but WITHOUT ANY WARRANTY; without even the implied warranty of
14## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15## GNU General Public License for more details.
16##
17## You should have received a copy of the GNU General Public License
18## along with this program; if not, write to the Free Software
19## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
20##
21
22import sigrokdecode as srd
23
24# Chip-select options
25ACTIVE_LOW = 0
26ACTIVE_HIGH = 1
27
28# Clock polarity options
29CPOL_0 = 0 # Clock is low when inactive
30CPOL_1 = 1 # Clock is high when inactive
31
32# Clock phase options
33CPHA_0 = 0 # Data is valid on the leading clock edge
34CPHA_1 = 1 # Data is valid on the trailing clock edge
35
36# Bit order options
37MSB_FIRST = 0
38LSB_FIRST = 1
39
40# Key: (CPOL, CPHA). Value: SPI mode.
41spi_mode = {
42 (0, 0): 0, # Mode 0
43 (0, 1): 1, # Mode 1
44 (1, 0): 2, # Mode 2
45 (1, 1): 3, # Mode 3
46}
47
48# Annotation formats
49ANN_HEX = 0
50
51class Decoder(srd.Decoder):
52 api_version = 1
53 id = 'spi'
54 name = 'SPI'
55 longname = 'Serial Peripheral Interface'
56 desc = '...desc...'
57 longdesc = '...longdesc...'
58 license = 'gplv2+'
59 inputs = ['logic']
60 outputs = ['spi']
61 probes = [
62 {'id': 'miso', 'name': 'MISO',
63 'desc': 'SPI MISO line (Master in, slave out)'},
64 {'id': 'mosi', 'name': 'MOSI',
65 'desc': 'SPI MOSI line (Master out, slave in)'},
66 {'id': 'sck', 'name': 'CLK', 'desc': 'SPI clock line'},
67 {'id': 'cs', 'name': 'CS#', 'desc': 'SPI CS (chip select) line'},
68 ]
69 extra_probes = [] # TODO
70 options = {
71 'cs_polarity': ['CS# polarity', ACTIVE_LOW],
72 'cpol': ['Clock polarity', CPOL_0],
73 'cpha': ['Clock phase', CPHA_0],
74 'bitorder': ['Bit order within the SPI data', MSB_FIRST],
75 'wordsize': ['Word size of SPI data', 8], # 1-64?
76 }
77 annotations = [
78 ['Hex', 'SPI data bytes in hex format'],
79 ]
80
81 def __init__(self):
82 self.oldsck = 1
83 self.bitcount = 0
84 self.mosidata = 0
85 self.misodata = 0
86 self.bytesreceived = 0
87 self.samplenum = -1
88 self.cs_was_deasserted_during_data_word = 0
89
90 def start(self, metadata):
91 self.out_proto = self.add(srd.OUTPUT_PROTO, 'spi')
92 self.out_ann = self.add(srd.OUTPUT_ANN, 'spi')
93
94 def report(self):
95 return 'SPI: %d bytes received' % self.bytesreceived
96
97 def decode(self, ss, es, data):
98 # TODO: Either MISO or MOSI could be optional. CS# is optional.
99 for (samplenum, (miso, mosi, sck, cs)) in data:
100
101 self.samplenum += 1 # FIXME
102
103 # Ignore sample if the clock pin hasn't changed.
104 if sck == self.oldsck:
105 continue
106
107 self.oldsck = sck
108
109 # Sample data on rising/falling clock edge (depends on mode).
110 mode = spi_mode[self.options['cpol'], self.options['cpha']]
111 if mode == 0 and sck == 0: # Sample on rising clock edge
112 continue
113 elif mode == 1 and sck == 1: # Sample on falling clock edge
114 continue
115 elif mode == 2 and sck == 1: # Sample on falling clock edge
116 continue
117 elif mode == 3 and sck == 0: # Sample on rising clock edge
118 continue
119
120 # If this is the first bit, save its sample number.
121 if self.bitcount == 0:
122 self.start_sample = samplenum
123 active_low = (self.options['cs_polarity'] == ACTIVE_LOW)
124 deasserted = cs if active_low else not cs
125 if deasserted:
126 self.cs_was_deasserted_during_data_word = 1
127
128 # Receive MOSI bit into our shift register.
129 if self.options['bitorder'] == MSB_FIRST:
130 self.mosidata |= mosi << (self.options['wordsize'] - 1 - self.bitcount)
131 else:
132 self.mosidata |= mosi << self.bitcount
133
134 # Receive MISO bit into our shift register.
135 if self.options['bitorder'] == MSB_FIRST:
136 self.misodata |= miso << (self.options['wordsize'] - 1 - self.bitcount)
137 else:
138 self.misodata |= miso << self.bitcount
139
140 self.bitcount += 1
141
142 # Continue to receive if not a byte yet.
143 if self.bitcount != self.options['wordsize']:
144 continue
145
146 self.put(self.start_sample, self.samplenum, self.out_proto,
147 ['data', self.mosidata, self.misodata])
148 self.put(self.start_sample, self.samplenum, self.out_ann,
149 [ANN_HEX, ['MOSI: 0x%02x, MISO: 0x%02x' % (self.mosidata,
150 self.misodata)]])
151
152 if self.cs_was_deasserted_during_data_word:
153 self.put(self.start_sample, self.samplenum, self.out_ann,
154 [ANN_HEX, ['WARNING: CS# was deasserted during this '
155 'SPI data byte!']])
156
157 # Reset decoder state.
158 self.mosidata = 0
159 self.misodata = 0
160 self.bitcount = 0
161
162 # Keep stats for summary.
163 self.bytesreceived += 1
164