]> sigrok.org Git - libsigrokdecode.git/blame - decoders/can/pd.py
Use consistent __init__() format across all PDs.
[libsigrokdecode.git] / decoders / can / pd.py
CommitLineData
702fa251 1##
50bd5d25 2## This file is part of the libsigrokdecode project.
702fa251 3##
e20f455c 4## Copyright (C) 2012-2013 Uwe Hermann <uwe@hermann-uwe.de>
702fa251
UH
5##
6## This program is free software; you can redistribute it and/or modify
7## it under the terms of the GNU General Public License as published by
8## the Free Software Foundation; either version 2 of the License, or
9## (at your option) any later version.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
16## You should have received a copy of the GNU General Public License
17## along with this program; if not, write to the Free Software
18## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19##
702fa251
UH
20
21import sigrokdecode as srd
22
21cda951
UH
23class SamplerateError(Exception):
24 pass
25
702fa251 26class Decoder(srd.Decoder):
12851357 27 api_version = 2
702fa251
UH
28 id = 'can'
29 name = 'CAN'
9e1437a0 30 longname = 'Controller Area Network'
702fa251
UH
31 desc = 'Field bus protocol for distributed realtime control.'
32 license = 'gplv2+'
33 inputs = ['logic']
34 outputs = ['can']
6a15597a 35 channels = (
702fa251 36 {'id': 'can_rx', 'name': 'CAN RX', 'desc': 'CAN bus line'},
da9bcbd9 37 )
84c1c0b5 38 options = (
b0918d40
UH
39 {'id': 'bitrate', 'desc': 'Bitrate (bits/s)', 'default': 1000000},
40 {'id': 'sample_point', 'desc': 'Sample point (%)', 'default': 70.0},
84c1c0b5 41 )
da9bcbd9
BV
42 annotations = (
43 ('data', 'CAN payload data'),
44 ('sof', 'Start of frame'),
45 ('eof', 'End of frame'),
46 ('id', 'Identifier'),
47 ('ext-id', 'Extended identifier'),
48 ('full-id', 'Full identifier'),
49 ('ide', 'Identifier extension bit'),
50 ('reserved-bit', 'Reserved bit 0 and 1'),
51 ('rtr', 'Remote transmission request'),
52 ('srr', 'Substitute remote request'),
53 ('dlc', 'Data length count'),
54 ('crc-sequence', 'CRC sequence'),
55 ('crc-delimiter', 'CRC delimiter'),
56 ('ack-slot', 'ACK slot'),
57 ('ack-delimiter', 'ACK delimiter'),
58 ('stuff-bit', 'Stuff bit'),
59 ('warnings', 'Human-readable warnings'),
544038d9 60 ('bit', 'Bit'),
d4a28d0f
UH
61 )
62 annotation_rows = (
544038d9
UH
63 ('bits', 'Bits', (15, 17)),
64 ('fields', 'Fields', tuple(range(15)) + (16,)),
da9bcbd9 65 )
702fa251 66
92b7b49f 67 def __init__(self):
f372d597 68 self.samplerate = None
702fa251
UH
69 self.reset_variables()
70
f372d597 71 def start(self):
be465111 72 self.out_ann = self.register(srd.OUTPUT_ANN)
702fa251 73
f372d597
BV
74 def metadata(self, key, value):
75 if key == srd.SRD_CONF_SAMPLERATE:
76 self.samplerate = value
77 self.bit_width = float(self.samplerate) / float(self.options['bitrate'])
78 self.bitpos = (self.bit_width / 100.0) * self.options['sample_point']
702fa251 79
4b1813b4
UH
80 # Generic helper for CAN bit annotations.
81 def putg(self, ss, es, data):
82 left, right = int(self.bitpos), int(self.bit_width - self.bitpos)
83 self.put(ss - left, es + right, self.out_ann, data)
84
85 # Single-CAN-bit annotation using the current samplenum.
e20f455c 86 def putx(self, data):
4b1813b4
UH
87 self.putg(self.samplenum, self.samplenum, data)
88
89 # Single-CAN-bit annotation using the samplenum of CAN bit 12.
90 def put12(self, data):
91 self.putg(self.ss_bit12, self.ss_bit12, data)
92
93 # Multi-CAN-bit annotation from self.ss_block to current samplenum.
94 def putb(self, data):
95 self.putg(self.ss_block, self.samplenum, data)
e20f455c 96
702fa251
UH
97 def reset_variables(self):
98 self.state = 'IDLE'
99 self.sof = self.frame_type = self.dlc = None
100 self.rawbits = [] # All bits, including stuff bits
101 self.bits = [] # Only actual CAN frame bits (no stuff bits)
102 self.curbit = 0 # Current bit of CAN frame (bit 0 == SOF)
103 self.last_databit = 999 # Positive value that bitnum+x will never match
4b1813b4
UH
104 self.ss_block = None
105 self.ss_bit12 = None
106 self.ss_databytebits = []
702fa251
UH
107
108 # Return True if we reached the desired bit position, False otherwise.
109 def reached_bit(self, bitnum):
110 bitpos = int(self.sof + (self.bit_width * bitnum) + self.bitpos)
111 if self.samplenum >= bitpos:
112 return True
113 return False
114
115 def is_stuff_bit(self):
116 # CAN uses NRZ encoding and bit stuffing.
117 # After 5 identical bits, a stuff bit of opposite value is added.
118 last_6_bits = self.rawbits[-6:]
119 if last_6_bits not in ([0, 0, 0, 0, 0, 1], [1, 1, 1, 1, 1, 0]):
120 return False
121
122 # Stuff bit. Keep it in self.rawbits, but drop it from self.bits.
702fa251
UH
123 self.bits.pop() # Drop last bit.
124 return True
125
126 def is_valid_crc(self, crc_bits):
127 return True # TODO
128
129 def decode_error_frame(self, bits):
130 pass # TODO
131
132 def decode_overload_frame(self, bits):
133 pass # TODO
134
135 # Both standard and extended frames end with CRC, CRC delimiter, ACK,
136 # ACK delimiter, and EOF fields. Handle them in a common function.
137 # Returns True if the frame ended (EOF), False otherwise.
138 def decode_frame_end(self, can_rx, bitnum):
139
4b1813b4
UH
140 # Remember start of CRC sequence (see below).
141 if bitnum == (self.last_databit + 1):
142 self.ss_block = self.samplenum
143
702fa251 144 # CRC sequence (15 bits)
4b1813b4 145 elif bitnum == (self.last_databit + 15):
702fa251
UH
146 x = self.last_databit + 1
147 crc_bits = self.bits[x:x + 15 + 1]
148 self.crc = int(''.join(str(d) for d in crc_bits), 2)
74c9bb3c
UH
149 self.putb([11, ['CRC sequence: 0x%04x' % self.crc,
150 'CRC: 0x%04x' % self.crc, 'CRC']])
702fa251 151 if not self.is_valid_crc(crc_bits):
74c9bb3c 152 self.putb([16, ['CRC is invalid']])
702fa251
UH
153
154 # CRC delimiter bit (recessive)
155 elif bitnum == (self.last_databit + 16):
74c9bb3c
UH
156 self.putx([12, ['CRC delimiter: %d' % can_rx,
157 'CRC d: %d' % can_rx, 'CRC d']])
702fa251
UH
158
159 # ACK slot bit (dominant: ACK, recessive: NACK)
160 elif bitnum == (self.last_databit + 17):
161 ack = 'ACK' if can_rx == 0 else 'NACK'
74c9bb3c 162 self.putx([13, ['ACK slot: %s' % ack, 'ACK s: %s' % ack, 'ACK s']])
702fa251
UH
163
164 # ACK delimiter bit (recessive)
165 elif bitnum == (self.last_databit + 18):
74c9bb3c
UH
166 self.putx([14, ['ACK delimiter: %d' % can_rx,
167 'ACK d: %d' % can_rx, 'ACK d']])
702fa251 168
4b1813b4
UH
169 # Remember start of EOF (see below).
170 elif bitnum == (self.last_databit + 19):
171 self.ss_block = self.samplenum
172
702fa251
UH
173 # End of frame (EOF), 7 recessive bits
174 elif bitnum == (self.last_databit + 25):
74c9bb3c 175 self.putb([2, ['End of frame', 'EOF', 'E']])
702fa251
UH
176 self.reset_variables()
177 return True
178
179 return False
180
181 # Returns True if the frame ended (EOF), False otherwise.
182 def decode_standard_frame(self, can_rx, bitnum):
183
184 # Bit 14: RB0 (reserved bit)
185 # Has to be sent dominant, but receivers should accept recessive too.
186 if bitnum == 14:
74c9bb3c 187 self.putx([7, ['Reserved bit 0: %d' % can_rx,
534ae912 188 'RB0: %d' % can_rx, 'RB0']])
702fa251
UH
189
190 # Bit 12: Remote transmission request (RTR) bit
191 # Data frame: dominant, remote frame: recessive
192 # Remote frames do not contain a data field.
193 rtr = 'remote' if self.bits[12] == 1 else 'data'
74c9bb3c 194 self.put12([8, ['Remote transmission request: %s frame' % rtr,
534ae912 195 'RTR: %s frame' % rtr, 'RTR']])
4b1813b4
UH
196
197 # Remember start of DLC (see below).
198 elif bitnum == 15:
199 self.ss_block = self.samplenum
702fa251
UH
200
201 # Bits 15-18: Data length code (DLC), in number of bytes (0-8).
202 elif bitnum == 18:
203 self.dlc = int(''.join(str(d) for d in self.bits[15:18 + 1]), 2)
74c9bb3c
UH
204 self.putb([10, ['Data length code: %d' % self.dlc,
205 'DLC: %d' % self.dlc, 'DLC']])
702fa251
UH
206 self.last_databit = 18 + (self.dlc * 8)
207
4b1813b4
UH
208 # Remember all databyte bits, except the very last one.
209 elif bitnum in range(19, self.last_databit):
210 self.ss_databytebits.append(self.samplenum)
211
702fa251
UH
212 # Bits 19-X: Data field (0-8 bytes, depending on DLC)
213 # The bits within a data byte are transferred MSB-first.
214 elif bitnum == self.last_databit:
4b1813b4 215 self.ss_databytebits.append(self.samplenum) # Last databyte bit.
702fa251
UH
216 for i in range(self.dlc):
217 x = 18 + (8 * i) + 1
218 b = int(''.join(str(d) for d in self.bits[x:x + 8]), 2)
4b1813b4
UH
219 ss = self.ss_databytebits[i * 8]
220 es = self.ss_databytebits[((i + 1) * 8) - 1]
534ae912
UH
221 self.putg(ss, es, [0, ['Data byte %d: 0x%02x' % (i, b),
222 'DB %d: 0x%02x' % (i, b), 'DB']])
4b1813b4 223 self.ss_databytebits = []
702fa251
UH
224
225 elif bitnum > self.last_databit:
226 return self.decode_frame_end(can_rx, bitnum)
227
228 return False
229
230 # Returns True if the frame ended (EOF), False otherwise.
231 def decode_extended_frame(self, can_rx, bitnum):
232
4b1813b4
UH
233 # Remember start of EID (see below).
234 if bitnum == 14:
235 self.ss_block = self.samplenum
236
702fa251 237 # Bits 14-31: Extended identifier (EID[17..0])
4b1813b4 238 elif bitnum == 31:
702fa251 239 self.eid = int(''.join(str(d) for d in self.bits[14:]), 2)
534ae912 240 s = '%d (0x%x)' % (self.eid, self.eid)
74c9bb3c 241 self.putb([4, ['Extended Identifier: %s' % s,
534ae912 242 'Extended ID: %s' % s, 'Extended ID', 'EID']])
702fa251
UH
243
244 self.fullid = self.id << 18 | self.eid
534ae912 245 s = '%d (0x%x)' % (self.fullid, self.fullid)
74c9bb3c 246 self.putb([5, ['Full Identifier: %s' % s, 'Full ID: %s' % s,
534ae912 247 'Full ID', 'FID']])
702fa251
UH
248
249 # Bit 12: Substitute remote request (SRR) bit
74c9bb3c 250 self.put12([9, ['Substitute remote request: %d' % self.bits[12],
534ae912 251 'SRR: %d' % self.bits[12], 'SRR']])
702fa251
UH
252
253 # Bit 32: Remote transmission request (RTR) bit
254 # Data frame: dominant, remote frame: recessive
255 # Remote frames do not contain a data field.
256 if bitnum == 32:
257 rtr = 'remote' if can_rx == 1 else 'data'
74c9bb3c 258 self.putx([8, ['Remote transmission request: %s frame' % rtr,
534ae912 259 'RTR: %s frame' % rtr, 'RTR']])
702fa251
UH
260
261 # Bit 33: RB1 (reserved bit)
262 elif bitnum == 33:
74c9bb3c 263 self.putx([7, ['Reserved bit 1: %d' % can_rx,
534ae912 264 'RB1: %d' % can_rx, 'RB1']])
702fa251
UH
265
266 # Bit 34: RB0 (reserved bit)
267 elif bitnum == 34:
74c9bb3c 268 self.putx([7, ['Reserved bit 0: %d' % can_rx,
534ae912 269 'RB0: %d' % can_rx, 'RB0']])
702fa251 270
4b1813b4
UH
271 # Remember start of DLC (see below).
272 elif bitnum == 35:
273 self.ss_block = self.samplenum
274
702fa251
UH
275 # Bits 35-38: Data length code (DLC), in number of bytes (0-8).
276 elif bitnum == 38:
277 self.dlc = int(''.join(str(d) for d in self.bits[35:38 + 1]), 2)
74c9bb3c
UH
278 self.putb([10, ['Data length code: %d' % self.dlc,
279 'DLC: %d' % self.dlc, 'DLC']])
702fa251
UH
280 self.last_databit = 38 + (self.dlc * 8)
281
4b1813b4
UH
282 # Remember all databyte bits, except the very last one.
283 elif bitnum in range(39, self.last_databit):
284 self.ss_databytebits.append(self.samplenum)
285
702fa251
UH
286 # Bits 39-X: Data field (0-8 bytes, depending on DLC)
287 # The bits within a data byte are transferred MSB-first.
288 elif bitnum == self.last_databit:
4b1813b4 289 self.ss_databytebits.append(self.samplenum) # Last databyte bit.
702fa251
UH
290 for i in range(self.dlc):
291 x = 38 + (8 * i) + 1
292 b = int(''.join(str(d) for d in self.bits[x:x + 8]), 2)
4b1813b4
UH
293 ss = self.ss_databytebits[i * 8]
294 es = self.ss_databytebits[((i + 1) * 8) - 1]
534ae912
UH
295 self.putg(ss, es, [0, ['Data byte %d: 0x%02x' % (i, b),
296 'DB %d: 0x%02x' % (i, b), 'DB']])
4b1813b4 297 self.ss_databytebits = []
702fa251
UH
298
299 elif bitnum > self.last_databit:
300 return self.decode_frame_end(can_rx, bitnum)
301
302 return False
303
304 def handle_bit(self, can_rx):
305 self.rawbits.append(can_rx)
306 self.bits.append(can_rx)
307
308 # Get the index of the current CAN frame bit (without stuff bits).
309 bitnum = len(self.bits) - 1
310
702fa251
UH
311 # If this is a stuff bit, remove it from self.bits and ignore it.
312 if self.is_stuff_bit():
544038d9 313 self.putx([15, [str(can_rx)]])
702fa251
UH
314 self.curbit += 1 # Increase self.curbit (bitnum is not affected).
315 return
544038d9
UH
316 else:
317 self.putx([17, [str(can_rx)]])
702fa251
UH
318
319 # Bit 0: Start of frame (SOF) bit
320 if bitnum == 0:
321 if can_rx == 0:
74c9bb3c 322 self.putx([1, ['Start of frame', 'SOF', 'S']])
702fa251 323 else:
74c9bb3c 324 self.putx([16, ['Start of frame (SOF) must be a dominant bit']])
702fa251 325
4b1813b4
UH
326 # Remember start of ID (see below).
327 elif bitnum == 1:
328 self.ss_block = self.samplenum
329
702fa251
UH
330 # Bits 1-11: Identifier (ID[10..0])
331 # The bits ID[10..4] must NOT be all recessive.
332 elif bitnum == 11:
333 self.id = int(''.join(str(d) for d in self.bits[1:]), 2)
534ae912 334 s = '%d (0x%x)' % (self.id, self.id),
74c9bb3c 335 self.putb([3, ['Identifier: %s' % s, 'ID: %s' % s, 'ID']])
702fa251
UH
336
337 # RTR or SRR bit, depending on frame type (gets handled later).
338 elif bitnum == 12:
4b1813b4
UH
339 # self.putx([0, ['RTR/SRR: %d' % can_rx]]) # Debug only.
340 self.ss_bit12 = self.samplenum
702fa251
UH
341
342 # Bit 13: Identifier extension (IDE) bit
343 # Standard frame: dominant, extended frame: recessive
344 elif bitnum == 13:
345 ide = self.frame_type = 'standard' if can_rx == 0 else 'extended'
74c9bb3c 346 self.putx([6, ['Identifier extension bit: %s frame' % ide,
534ae912 347 'IDE: %s frame' % ide, 'IDE']])
702fa251
UH
348
349 # Bits 14-X: Frame-type dependent, passed to the resp. handlers.
350 elif bitnum >= 14:
351 if self.frame_type == 'standard':
352 done = self.decode_standard_frame(can_rx, bitnum)
353 else:
354 done = self.decode_extended_frame(can_rx, bitnum)
355
356 # The handlers return True if a frame ended (EOF).
357 if done:
358 return
359
360 # After a frame there are 3 intermission bits (recessive).
361 # After these bits, the bus is considered free.
362
363 self.curbit += 1
364
365 def decode(self, ss, es, data):
21cda951
UH
366 if not self.samplerate:
367 raise SamplerateError('Cannot decode without samplerate.')
702fa251
UH
368 for (self.samplenum, pins) in data:
369
370 (can_rx,) = pins
371
372 # State machine.
373 if self.state == 'IDLE':
374 # Wait for a dominant state (logic 0) on the bus.
375 if can_rx == 1:
376 continue
377 self.sof = self.samplenum
702fa251
UH
378 self.state = 'GET BITS'
379 elif self.state == 'GET BITS':
380 # Wait until we're in the correct bit/sampling position.
381 if not self.reached_bit(self.curbit):
382 continue
383 self.handle_bit(can_rx)