]> sigrok.org Git - libsigrokdecode.git/blame - decoders/can/pd.py
Backport recent changes from mainline.
[libsigrokdecode.git] / decoders / can / pd.py
CommitLineData
702fa251 1##
50bd5d25 2## This file is part of the libsigrokdecode project.
702fa251 3##
e20f455c 4## Copyright (C) 2012-2013 Uwe Hermann <uwe@hermann-uwe.de>
3f5f3a92 5## Copyright (C) 2019 Stephan Thiele <stephan.thiele@mailbox.org>
702fa251
UH
6##
7## This program is free software; you can redistribute it and/or modify
8## it under the terms of the GNU General Public License as published by
9## the Free Software Foundation; either version 2 of the License, or
10## (at your option) any later version.
11##
12## This program is distributed in the hope that it will be useful,
13## but WITHOUT ANY WARRANTY; without even the implied warranty of
14## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15## GNU General Public License for more details.
16##
17## You should have received a copy of the GNU General Public License
4539e9ca 18## along with this program; if not, see <http://www.gnu.org/licenses/>.
702fa251 19##
702fa251
UH
20
21import sigrokdecode as srd
22
21cda951
UH
23class SamplerateError(Exception):
24 pass
25
3f5f3a92
UH
26def dlc2len(dlc):
27 return [0, 1, 2, 3, 4, 5, 6, 7, 8, 12, 16, 20, 24, 32, 48, 64][dlc]
28
702fa251 29class Decoder(srd.Decoder):
64d87119 30 api_version = 3
702fa251
UH
31 id = 'can'
32 name = 'CAN'
9e1437a0 33 longname = 'Controller Area Network'
702fa251
UH
34 desc = 'Field bus protocol for distributed realtime control.'
35 license = 'gplv2+'
36 inputs = ['logic']
3f5f3a92
UH
37 outputs = []
38 tags = ['Automotive']
6a15597a 39 channels = (
702fa251 40 {'id': 'can_rx', 'name': 'CAN RX', 'desc': 'CAN bus line'},
da9bcbd9 41 )
84c1c0b5 42 options = (
3f5f3a92
UH
43 {'id': 'nominal_bitrate', 'desc': 'Nominal bitrate (bits/s)', 'default': 1000000},
44 {'id': 'fast_bitrate', 'desc': 'Fast bitrate (bits/s)', 'default': 2000000},
b0918d40 45 {'id': 'sample_point', 'desc': 'Sample point (%)', 'default': 70.0},
84c1c0b5 46 )
da9bcbd9
BV
47 annotations = (
48 ('data', 'CAN payload data'),
49 ('sof', 'Start of frame'),
50 ('eof', 'End of frame'),
51 ('id', 'Identifier'),
52 ('ext-id', 'Extended identifier'),
53 ('full-id', 'Full identifier'),
54 ('ide', 'Identifier extension bit'),
55 ('reserved-bit', 'Reserved bit 0 and 1'),
56 ('rtr', 'Remote transmission request'),
57 ('srr', 'Substitute remote request'),
58 ('dlc', 'Data length count'),
59 ('crc-sequence', 'CRC sequence'),
60 ('crc-delimiter', 'CRC delimiter'),
61 ('ack-slot', 'ACK slot'),
62 ('ack-delimiter', 'ACK delimiter'),
63 ('stuff-bit', 'Stuff bit'),
64 ('warnings', 'Human-readable warnings'),
544038d9 65 ('bit', 'Bit'),
d4a28d0f
UH
66 )
67 annotation_rows = (
544038d9 68 ('bits', 'Bits', (15, 17)),
2fac4493
UH
69 ('fields', 'Fields', tuple(range(15))),
70 ('warnings', 'Warnings', (16,)),
da9bcbd9 71 )
702fa251 72
92b7b49f 73 def __init__(self):
2ba06442
UH
74 self.reset()
75
76 def reset(self):
f372d597 77 self.samplerate = None
702fa251
UH
78 self.reset_variables()
79
f372d597 80 def start(self):
be465111 81 self.out_ann = self.register(srd.OUTPUT_ANN)
702fa251 82
3f5f3a92
UH
83 def set_bit_rate(self, bitrate):
84 self.bit_width = float(self.samplerate) / float(bitrate)
85 self.sample_point = (self.bit_width / 100.0) * self.options['sample_point']
86
87 def set_nominal_bitrate(self):
88 self.set_bit_rate(self.options['nominal_bitrate'])
89
90 def set_fast_bitrate(self):
91 self.set_bit_rate(self.options['fast_bitrate'])
92
f372d597
BV
93 def metadata(self, key, value):
94 if key == srd.SRD_CONF_SAMPLERATE:
95 self.samplerate = value
3f5f3a92 96 self.bit_width = float(self.samplerate) / float(self.options['nominal_bitrate'])
2ba06442 97 self.sample_point = (self.bit_width / 100.0) * self.options['sample_point']
702fa251 98
4b1813b4
UH
99 # Generic helper for CAN bit annotations.
100 def putg(self, ss, es, data):
2ba06442 101 left, right = int(self.sample_point), int(self.bit_width - self.sample_point)
4b1813b4
UH
102 self.put(ss - left, es + right, self.out_ann, data)
103
104 # Single-CAN-bit annotation using the current samplenum.
e20f455c 105 def putx(self, data):
4b1813b4
UH
106 self.putg(self.samplenum, self.samplenum, data)
107
108 # Single-CAN-bit annotation using the samplenum of CAN bit 12.
109 def put12(self, data):
110 self.putg(self.ss_bit12, self.ss_bit12, data)
111
3f5f3a92
UH
112 # Single-CAN-bit annotation using the samplenum of CAN bit 32.
113 def put32(self, data):
114 self.putg(self.ss_bit32, self.ss_bit32, data)
115
4b1813b4
UH
116 # Multi-CAN-bit annotation from self.ss_block to current samplenum.
117 def putb(self, data):
118 self.putg(self.ss_block, self.samplenum, data)
e20f455c 119
702fa251
UH
120 def reset_variables(self):
121 self.state = 'IDLE'
122 self.sof = self.frame_type = self.dlc = None
123 self.rawbits = [] # All bits, including stuff bits
124 self.bits = [] # Only actual CAN frame bits (no stuff bits)
125 self.curbit = 0 # Current bit of CAN frame (bit 0 == SOF)
126 self.last_databit = 999 # Positive value that bitnum+x will never match
4b1813b4
UH
127 self.ss_block = None
128 self.ss_bit12 = None
3f5f3a92 129 self.ss_bit32 = None
4b1813b4 130 self.ss_databytebits = []
3f5f3a92
UH
131 self.fd = False
132 self.rtr = None
702fa251 133
2ba06442
UH
134 # Poor man's clock synchronization. Use signal edges which change to
135 # dominant state in rather simple ways. This naive approach is neither
136 # aware of the SYNC phase's width nor the specific location of the edge,
137 # but improves the decoder's reliability when the input signal's bitrate
138 # does not exactly match the nominal rate.
139 def dom_edge_seen(self, force = False):
140 self.dom_edge_snum = self.samplenum
141 self.dom_edge_bcount = self.curbit
142
143 def bit_sampled(self):
144 # EMPTY
145 pass
146
64d87119
GS
147 # Determine the position of the next desired bit's sample point.
148 def get_sample_point(self, bitnum):
2ba06442 149 samplenum = self.dom_edge_snum
3f5f3a92
UH
150 samplenum += self.bit_width * (bitnum - self.dom_edge_bcount)
151 samplenum += self.sample_point
152 return int(samplenum)
702fa251
UH
153
154 def is_stuff_bit(self):
155 # CAN uses NRZ encoding and bit stuffing.
156 # After 5 identical bits, a stuff bit of opposite value is added.
a0128522 157 # But not in the CRC delimiter, ACK, and end of frame fields.
2ba06442 158 if len(self.bits) > self.last_databit + 17:
a0128522 159 return False
702fa251
UH
160 last_6_bits = self.rawbits[-6:]
161 if last_6_bits not in ([0, 0, 0, 0, 0, 1], [1, 1, 1, 1, 1, 0]):
162 return False
163
164 # Stuff bit. Keep it in self.rawbits, but drop it from self.bits.
702fa251
UH
165 self.bits.pop() # Drop last bit.
166 return True
167
168 def is_valid_crc(self, crc_bits):
169 return True # TODO
170
171 def decode_error_frame(self, bits):
172 pass # TODO
173
174 def decode_overload_frame(self, bits):
175 pass # TODO
176
177 # Both standard and extended frames end with CRC, CRC delimiter, ACK,
178 # ACK delimiter, and EOF fields. Handle them in a common function.
179 # Returns True if the frame ended (EOF), False otherwise.
180 def decode_frame_end(self, can_rx, bitnum):
181
4b1813b4
UH
182 # Remember start of CRC sequence (see below).
183 if bitnum == (self.last_databit + 1):
184 self.ss_block = self.samplenum
3f5f3a92
UH
185 if self.fd:
186 if dlc2len(self.dlc) < 16:
187 self.crc_len = 27 # 17 + SBC + stuff bits
188 else:
189 self.crc_len = 32 # 21 + SBC + stuff bits
190 else:
191 self.crc_len = 15
192
193 # CRC sequence (15 bits, 17 bits or 21 bits)
194 elif bitnum == (self.last_databit + self.crc_len):
195 if self.fd:
196 if dlc2len(self.dlc) < 16:
197 crc_type = "CRC-17"
198 else:
199 crc_type = "CRC-21"
200 else:
201 crc_type = "CRC-15"
4b1813b4 202
702fa251 203 x = self.last_databit + 1
3f5f3a92 204 crc_bits = self.bits[x:x + self.crc_len + 1]
702fa251 205 self.crc = int(''.join(str(d) for d in crc_bits), 2)
3f5f3a92
UH
206 self.putb([11, ['%s sequence: 0x%04x' % (crc_type, self.crc),
207 '%s: 0x%04x' % (crc_type, self.crc), '%s' % crc_type]])
702fa251 208 if not self.is_valid_crc(crc_bits):
74c9bb3c 209 self.putb([16, ['CRC is invalid']])
702fa251
UH
210
211 # CRC delimiter bit (recessive)
3f5f3a92 212 elif bitnum == (self.last_databit + self.crc_len + 1):
74c9bb3c
UH
213 self.putx([12, ['CRC delimiter: %d' % can_rx,
214 'CRC d: %d' % can_rx, 'CRC d']])
2fac4493
UH
215 if can_rx != 1:
216 self.putx([16, ['CRC delimiter must be a recessive bit']])
702fa251 217
3f5f3a92
UH
218 if self.fd:
219 self.set_nominal_bitrate()
220
702fa251 221 # ACK slot bit (dominant: ACK, recessive: NACK)
3f5f3a92 222 elif bitnum == (self.last_databit + self.crc_len + 2):
702fa251 223 ack = 'ACK' if can_rx == 0 else 'NACK'
74c9bb3c 224 self.putx([13, ['ACK slot: %s' % ack, 'ACK s: %s' % ack, 'ACK s']])
702fa251
UH
225
226 # ACK delimiter bit (recessive)
3f5f3a92 227 elif bitnum == (self.last_databit + self.crc_len + 3):
74c9bb3c
UH
228 self.putx([14, ['ACK delimiter: %d' % can_rx,
229 'ACK d: %d' % can_rx, 'ACK d']])
2fac4493
UH
230 if can_rx != 1:
231 self.putx([16, ['ACK delimiter must be a recessive bit']])
702fa251 232
4b1813b4 233 # Remember start of EOF (see below).
3f5f3a92 234 elif bitnum == (self.last_databit + self.crc_len + 4):
4b1813b4
UH
235 self.ss_block = self.samplenum
236
702fa251 237 # End of frame (EOF), 7 recessive bits
3f5f3a92 238 elif bitnum == (self.last_databit + self.crc_len + 10):
74c9bb3c 239 self.putb([2, ['End of frame', 'EOF', 'E']])
2fac4493
UH
240 if self.rawbits[-7:] != [1, 1, 1, 1, 1, 1, 1]:
241 self.putb([16, ['End of frame (EOF) must be 7 recessive bits']])
702fa251
UH
242 self.reset_variables()
243 return True
244
245 return False
246
247 # Returns True if the frame ended (EOF), False otherwise.
248 def decode_standard_frame(self, can_rx, bitnum):
249
3f5f3a92
UH
250 # Bit 14: FDF (Flexible data format)
251 # Has to be sent dominant when FD frame, has to be sent recessive
252 # when classic CAN frame.
702fa251 253 if bitnum == 14:
3f5f3a92
UH
254 self.fd = True if can_rx else False
255 if self.fd:
256 self.putx([7, ['Flexible data format: %d' % can_rx,
257 'FDF: %d' % can_rx, 'FDF']])
258 else:
259 self.putx([7, ['Reserved bit 0: %d' % can_rx,
260 'RB0: %d' % can_rx, 'RB0']])
261
262 if self.fd:
263 # Bit 12: Substitute remote request (SRR) bit
264 self.put12([8, ['Substitute remote request', 'SRR']])
265 self.dlc_start = 18
266 else:
267 # Bit 12: Remote transmission request (RTR) bit
268 # Data frame: dominant, remote frame: recessive
269 # Remote frames do not contain a data field.
270 rtr = 'remote' if self.bits[12] == 1 else 'data'
271 self.put12([8, ['Remote transmission request: %s frame' % rtr,
272 'RTR: %s frame' % rtr, 'RTR']])
273 self.dlc_start = 15
274
275 if bitnum == 15 and self.fd:
276 self.putx([7, ['Reserved: %d' % can_rx, 'R0: %d' % can_rx, 'R0']])
277
278 if bitnum == 16 and self.fd:
279 self.putx([7, ['Bit rate switch: %d' % can_rx, 'BRS: %d' % can_rx, 'BRS']])
280
281 if bitnum == 17 and self.fd:
282 self.putx([7, ['Error state indicator: %d' % can_rx, 'ESI: %d' % can_rx, 'ESI']])
4b1813b4
UH
283
284 # Remember start of DLC (see below).
3f5f3a92 285 elif bitnum == self.dlc_start:
4b1813b4 286 self.ss_block = self.samplenum
702fa251
UH
287
288 # Bits 15-18: Data length code (DLC), in number of bytes (0-8).
3f5f3a92
UH
289 elif bitnum == self.dlc_start + 3:
290 self.dlc = int(''.join(str(d) for d in self.bits[self.dlc_start:self.dlc_start + 4]), 2)
74c9bb3c
UH
291 self.putb([10, ['Data length code: %d' % self.dlc,
292 'DLC: %d' % self.dlc, 'DLC']])
3f5f3a92
UH
293 self.last_databit = self.dlc_start + 3 + (dlc2len(self.dlc) * 8)
294 if self.dlc > 8 and not self.fd:
2fac4493 295 self.putb([16, ['Data length code (DLC) > 8 is not allowed']])
702fa251 296
4b1813b4 297 # Remember all databyte bits, except the very last one.
3f5f3a92 298 elif bitnum in range(self.dlc_start + 4, self.last_databit):
4b1813b4
UH
299 self.ss_databytebits.append(self.samplenum)
300
702fa251
UH
301 # Bits 19-X: Data field (0-8 bytes, depending on DLC)
302 # The bits within a data byte are transferred MSB-first.
303 elif bitnum == self.last_databit:
4b1813b4 304 self.ss_databytebits.append(self.samplenum) # Last databyte bit.
3f5f3a92
UH
305 for i in range(dlc2len(self.dlc)):
306 x = self.dlc_start + 4 + (8 * i)
702fa251 307 b = int(''.join(str(d) for d in self.bits[x:x + 8]), 2)
4b1813b4
UH
308 ss = self.ss_databytebits[i * 8]
309 es = self.ss_databytebits[((i + 1) * 8) - 1]
534ae912
UH
310 self.putg(ss, es, [0, ['Data byte %d: 0x%02x' % (i, b),
311 'DB %d: 0x%02x' % (i, b), 'DB']])
4b1813b4 312 self.ss_databytebits = []
702fa251
UH
313
314 elif bitnum > self.last_databit:
315 return self.decode_frame_end(can_rx, bitnum)
316
317 return False
318
319 # Returns True if the frame ended (EOF), False otherwise.
320 def decode_extended_frame(self, can_rx, bitnum):
321
4b1813b4
UH
322 # Remember start of EID (see below).
323 if bitnum == 14:
324 self.ss_block = self.samplenum
3f5f3a92
UH
325 self.fd = False
326 self.dlc_start = 35
4b1813b4 327
702fa251 328 # Bits 14-31: Extended identifier (EID[17..0])
4b1813b4 329 elif bitnum == 31:
702fa251 330 self.eid = int(''.join(str(d) for d in self.bits[14:]), 2)
534ae912 331 s = '%d (0x%x)' % (self.eid, self.eid)
74c9bb3c 332 self.putb([4, ['Extended Identifier: %s' % s,
534ae912 333 'Extended ID: %s' % s, 'Extended ID', 'EID']])
702fa251
UH
334
335 self.fullid = self.id << 18 | self.eid
534ae912 336 s = '%d (0x%x)' % (self.fullid, self.fullid)
74c9bb3c 337 self.putb([5, ['Full Identifier: %s' % s, 'Full ID: %s' % s,
534ae912 338 'Full ID', 'FID']])
702fa251
UH
339
340 # Bit 12: Substitute remote request (SRR) bit
74c9bb3c 341 self.put12([9, ['Substitute remote request: %d' % self.bits[12],
534ae912 342 'SRR: %d' % self.bits[12], 'SRR']])
702fa251
UH
343
344 # Bit 32: Remote transmission request (RTR) bit
345 # Data frame: dominant, remote frame: recessive
346 # Remote frames do not contain a data field.
3f5f3a92
UH
347
348 # Remember start of RTR (see below).
702fa251 349 if bitnum == 32:
3f5f3a92
UH
350 self.ss_bit32 = self.samplenum
351 self.rtr = can_rx
352
353 if not self.fd:
354 rtr = 'remote' if can_rx == 1 else 'data'
355 self.putx([8, ['Remote transmission request: %s frame' % rtr,
356 'RTR: %s frame' % rtr, 'RTR']])
702fa251
UH
357
358 # Bit 33: RB1 (reserved bit)
359 elif bitnum == 33:
3f5f3a92
UH
360 self.fd = True if can_rx else False
361 if self.fd:
362 self.dlc_start = 37
363 self.putx([7, ['Flexible data format: %d' % can_rx,
364 'FDF: %d' % can_rx, 'FDF']])
365 self.put32([7, ['Reserved bit 1: %d' % self.rtr,
366 'RB1: %d' % self.rtr, 'RB1']])
367 else:
368 self.putx([7, ['Reserved bit 1: %d' % can_rx,
369 'RB1: %d' % can_rx, 'RB1']])
702fa251
UH
370
371 # Bit 34: RB0 (reserved bit)
372 elif bitnum == 34:
74c9bb3c 373 self.putx([7, ['Reserved bit 0: %d' % can_rx,
534ae912 374 'RB0: %d' % can_rx, 'RB0']])
702fa251 375
3f5f3a92
UH
376 elif bitnum == 35 and self.fd:
377 self.putx([7, ['Bit rate switch: %d' % can_rx,
378 'BRS: %d' % can_rx, 'BRS']])
379
380 elif bitnum == 36 and self.fd:
381 self.putx([7, ['Error state indicator: %d' % can_rx,
382 'ESI: %d' % can_rx, 'ESI']])
383
4b1813b4 384 # Remember start of DLC (see below).
3f5f3a92 385 elif bitnum == self.dlc_start:
4b1813b4
UH
386 self.ss_block = self.samplenum
387
702fa251 388 # Bits 35-38: Data length code (DLC), in number of bytes (0-8).
3f5f3a92
UH
389 elif bitnum == self.dlc_start + 3:
390 self.dlc = int(''.join(str(d) for d in self.bits[self.dlc_start:self.dlc_start + 4]), 2)
74c9bb3c
UH
391 self.putb([10, ['Data length code: %d' % self.dlc,
392 'DLC: %d' % self.dlc, 'DLC']])
3f5f3a92 393 self.last_databit = self.dlc_start + 3 + (dlc2len(self.dlc) * 8)
702fa251 394
4b1813b4 395 # Remember all databyte bits, except the very last one.
3f5f3a92 396 elif bitnum in range(self.dlc_start + 4, self.last_databit):
4b1813b4
UH
397 self.ss_databytebits.append(self.samplenum)
398
702fa251
UH
399 # Bits 39-X: Data field (0-8 bytes, depending on DLC)
400 # The bits within a data byte are transferred MSB-first.
401 elif bitnum == self.last_databit:
4b1813b4 402 self.ss_databytebits.append(self.samplenum) # Last databyte bit.
3f5f3a92
UH
403 for i in range(dlc2len(self.dlc)):
404 x = self.dlc_start + 4 + (8 * i)
702fa251 405 b = int(''.join(str(d) for d in self.bits[x:x + 8]), 2)
4b1813b4
UH
406 ss = self.ss_databytebits[i * 8]
407 es = self.ss_databytebits[((i + 1) * 8) - 1]
534ae912
UH
408 self.putg(ss, es, [0, ['Data byte %d: 0x%02x' % (i, b),
409 'DB %d: 0x%02x' % (i, b), 'DB']])
4b1813b4 410 self.ss_databytebits = []
702fa251
UH
411
412 elif bitnum > self.last_databit:
413 return self.decode_frame_end(can_rx, bitnum)
414
415 return False
416
417 def handle_bit(self, can_rx):
418 self.rawbits.append(can_rx)
419 self.bits.append(can_rx)
420
421 # Get the index of the current CAN frame bit (without stuff bits).
422 bitnum = len(self.bits) - 1
423
3f5f3a92
UH
424 if self.fd and can_rx:
425 if bitnum == 16 and self.frame_type == 'standard' \
426 or bitnum == 35 and self.frame_type == 'extended':
427 self.dom_edge_seen(force=True)
428 self.set_fast_bitrate()
429
702fa251
UH
430 # If this is a stuff bit, remove it from self.bits and ignore it.
431 if self.is_stuff_bit():
544038d9 432 self.putx([15, [str(can_rx)]])
702fa251
UH
433 self.curbit += 1 # Increase self.curbit (bitnum is not affected).
434 return
544038d9
UH
435 else:
436 self.putx([17, [str(can_rx)]])
702fa251
UH
437
438 # Bit 0: Start of frame (SOF) bit
439 if bitnum == 0:
2fac4493
UH
440 self.putx([1, ['Start of frame', 'SOF', 'S']])
441 if can_rx != 0:
74c9bb3c 442 self.putx([16, ['Start of frame (SOF) must be a dominant bit']])
702fa251 443
4b1813b4
UH
444 # Remember start of ID (see below).
445 elif bitnum == 1:
446 self.ss_block = self.samplenum
447
702fa251
UH
448 # Bits 1-11: Identifier (ID[10..0])
449 # The bits ID[10..4] must NOT be all recessive.
450 elif bitnum == 11:
451 self.id = int(''.join(str(d) for d in self.bits[1:]), 2)
534ae912 452 s = '%d (0x%x)' % (self.id, self.id),
74c9bb3c 453 self.putb([3, ['Identifier: %s' % s, 'ID: %s' % s, 'ID']])
2fac4493
UH
454 if (self.id & 0x7f0) == 0x7f0:
455 self.putb([16, ['Identifier bits 10..4 must not be all recessive']])
702fa251
UH
456
457 # RTR or SRR bit, depending on frame type (gets handled later).
458 elif bitnum == 12:
4b1813b4
UH
459 # self.putx([0, ['RTR/SRR: %d' % can_rx]]) # Debug only.
460 self.ss_bit12 = self.samplenum
702fa251
UH
461
462 # Bit 13: Identifier extension (IDE) bit
463 # Standard frame: dominant, extended frame: recessive
464 elif bitnum == 13:
465 ide = self.frame_type = 'standard' if can_rx == 0 else 'extended'
74c9bb3c 466 self.putx([6, ['Identifier extension bit: %s frame' % ide,
534ae912 467 'IDE: %s frame' % ide, 'IDE']])
702fa251
UH
468
469 # Bits 14-X: Frame-type dependent, passed to the resp. handlers.
470 elif bitnum >= 14:
471 if self.frame_type == 'standard':
472 done = self.decode_standard_frame(can_rx, bitnum)
473 else:
474 done = self.decode_extended_frame(can_rx, bitnum)
475
476 # The handlers return True if a frame ended (EOF).
477 if done:
478 return
479
480 # After a frame there are 3 intermission bits (recessive).
481 # After these bits, the bus is considered free.
482
483 self.curbit += 1
484
64d87119 485 def decode(self):
21cda951
UH
486 if not self.samplerate:
487 raise SamplerateError('Cannot decode without samplerate.')
702fa251 488
64d87119 489 while True:
702fa251
UH
490 # State machine.
491 if self.state == 'IDLE':
492 # Wait for a dominant state (logic 0) on the bus.
64d87119 493 (can_rx,) = self.wait({0: 'l'})
702fa251 494 self.sof = self.samplenum
2ba06442 495 self.dom_edge_seen(force = True)
702fa251
UH
496 self.state = 'GET BITS'
497 elif self.state == 'GET BITS':
498 # Wait until we're in the correct bit/sampling position.
64d87119 499 pos = self.get_sample_point(self.curbit)
2ba06442
UH
500 (can_rx,) = self.wait([{'skip': pos - self.samplenum}, {0: 'f'}])
501 if self.matched[1]:
502 self.dom_edge_seen()
503 if self.matched[0]:
504 self.handle_bit(can_rx)
505 self.bit_sampled()