]> sigrok.org Git - libsigrokdecode.git/blame - decoders/can/pd.py
All PDs: Minor whitespace and consistency fixes.
[libsigrokdecode.git] / decoders / can / pd.py
CommitLineData
702fa251 1##
50bd5d25 2## This file is part of the libsigrokdecode project.
702fa251 3##
e20f455c 4## Copyright (C) 2012-2013 Uwe Hermann <uwe@hermann-uwe.de>
702fa251
UH
5##
6## This program is free software; you can redistribute it and/or modify
7## it under the terms of the GNU General Public License as published by
8## the Free Software Foundation; either version 2 of the License, or
9## (at your option) any later version.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
16## You should have received a copy of the GNU General Public License
17## along with this program; if not, write to the Free Software
18## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19##
702fa251
UH
20
21import sigrokdecode as srd
22
21cda951
UH
23class SamplerateError(Exception):
24 pass
25
702fa251 26class Decoder(srd.Decoder):
12851357 27 api_version = 2
702fa251
UH
28 id = 'can'
29 name = 'CAN'
9e1437a0 30 longname = 'Controller Area Network'
702fa251
UH
31 desc = 'Field bus protocol for distributed realtime control.'
32 license = 'gplv2+'
33 inputs = ['logic']
34 outputs = ['can']
6a15597a 35 channels = (
702fa251 36 {'id': 'can_rx', 'name': 'CAN RX', 'desc': 'CAN bus line'},
da9bcbd9 37 )
84c1c0b5 38 options = (
b0918d40
UH
39 {'id': 'bitrate', 'desc': 'Bitrate (bits/s)', 'default': 1000000},
40 {'id': 'sample_point', 'desc': 'Sample point (%)', 'default': 70.0},
84c1c0b5 41 )
da9bcbd9
BV
42 annotations = (
43 ('data', 'CAN payload data'),
44 ('sof', 'Start of frame'),
45 ('eof', 'End of frame'),
46 ('id', 'Identifier'),
47 ('ext-id', 'Extended identifier'),
48 ('full-id', 'Full identifier'),
49 ('ide', 'Identifier extension bit'),
50 ('reserved-bit', 'Reserved bit 0 and 1'),
51 ('rtr', 'Remote transmission request'),
52 ('srr', 'Substitute remote request'),
53 ('dlc', 'Data length count'),
54 ('crc-sequence', 'CRC sequence'),
55 ('crc-delimiter', 'CRC delimiter'),
56 ('ack-slot', 'ACK slot'),
57 ('ack-delimiter', 'ACK delimiter'),
58 ('stuff-bit', 'Stuff bit'),
59 ('warnings', 'Human-readable warnings'),
60 )
702fa251
UH
61
62 def __init__(self, **kwargs):
f372d597 63 self.samplerate = None
702fa251
UH
64 self.reset_variables()
65
f372d597 66 def start(self):
be465111 67 self.out_ann = self.register(srd.OUTPUT_ANN)
702fa251 68
f372d597
BV
69 def metadata(self, key, value):
70 if key == srd.SRD_CONF_SAMPLERATE:
71 self.samplerate = value
72 self.bit_width = float(self.samplerate) / float(self.options['bitrate'])
73 self.bitpos = (self.bit_width / 100.0) * self.options['sample_point']
702fa251 74
4b1813b4
UH
75 # Generic helper for CAN bit annotations.
76 def putg(self, ss, es, data):
77 left, right = int(self.bitpos), int(self.bit_width - self.bitpos)
78 self.put(ss - left, es + right, self.out_ann, data)
79
80 # Single-CAN-bit annotation using the current samplenum.
e20f455c 81 def putx(self, data):
4b1813b4
UH
82 self.putg(self.samplenum, self.samplenum, data)
83
84 # Single-CAN-bit annotation using the samplenum of CAN bit 12.
85 def put12(self, data):
86 self.putg(self.ss_bit12, self.ss_bit12, data)
87
88 # Multi-CAN-bit annotation from self.ss_block to current samplenum.
89 def putb(self, data):
90 self.putg(self.ss_block, self.samplenum, data)
e20f455c 91
702fa251
UH
92 def reset_variables(self):
93 self.state = 'IDLE'
94 self.sof = self.frame_type = self.dlc = None
95 self.rawbits = [] # All bits, including stuff bits
96 self.bits = [] # Only actual CAN frame bits (no stuff bits)
97 self.curbit = 0 # Current bit of CAN frame (bit 0 == SOF)
98 self.last_databit = 999 # Positive value that bitnum+x will never match
4b1813b4
UH
99 self.ss_block = None
100 self.ss_bit12 = None
101 self.ss_databytebits = []
702fa251
UH
102
103 # Return True if we reached the desired bit position, False otherwise.
104 def reached_bit(self, bitnum):
105 bitpos = int(self.sof + (self.bit_width * bitnum) + self.bitpos)
106 if self.samplenum >= bitpos:
107 return True
108 return False
109
110 def is_stuff_bit(self):
111 # CAN uses NRZ encoding and bit stuffing.
112 # After 5 identical bits, a stuff bit of opposite value is added.
113 last_6_bits = self.rawbits[-6:]
114 if last_6_bits not in ([0, 0, 0, 0, 0, 1], [1, 1, 1, 1, 1, 0]):
115 return False
116
117 # Stuff bit. Keep it in self.rawbits, but drop it from self.bits.
74c9bb3c
UH
118 self.putx([15, ['Stuff bit: %d' % self.rawbits[-1],
119 'SB: %d' % self.rawbits[-1], 'SB']])
702fa251
UH
120 self.bits.pop() # Drop last bit.
121 return True
122
123 def is_valid_crc(self, crc_bits):
124 return True # TODO
125
126 def decode_error_frame(self, bits):
127 pass # TODO
128
129 def decode_overload_frame(self, bits):
130 pass # TODO
131
132 # Both standard and extended frames end with CRC, CRC delimiter, ACK,
133 # ACK delimiter, and EOF fields. Handle them in a common function.
134 # Returns True if the frame ended (EOF), False otherwise.
135 def decode_frame_end(self, can_rx, bitnum):
136
4b1813b4
UH
137 # Remember start of CRC sequence (see below).
138 if bitnum == (self.last_databit + 1):
139 self.ss_block = self.samplenum
140
702fa251 141 # CRC sequence (15 bits)
4b1813b4 142 elif bitnum == (self.last_databit + 15):
702fa251
UH
143 x = self.last_databit + 1
144 crc_bits = self.bits[x:x + 15 + 1]
145 self.crc = int(''.join(str(d) for d in crc_bits), 2)
74c9bb3c
UH
146 self.putb([11, ['CRC sequence: 0x%04x' % self.crc,
147 'CRC: 0x%04x' % self.crc, 'CRC']])
702fa251 148 if not self.is_valid_crc(crc_bits):
74c9bb3c 149 self.putb([16, ['CRC is invalid']])
702fa251
UH
150
151 # CRC delimiter bit (recessive)
152 elif bitnum == (self.last_databit + 16):
74c9bb3c
UH
153 self.putx([12, ['CRC delimiter: %d' % can_rx,
154 'CRC d: %d' % can_rx, 'CRC d']])
702fa251
UH
155
156 # ACK slot bit (dominant: ACK, recessive: NACK)
157 elif bitnum == (self.last_databit + 17):
158 ack = 'ACK' if can_rx == 0 else 'NACK'
74c9bb3c 159 self.putx([13, ['ACK slot: %s' % ack, 'ACK s: %s' % ack, 'ACK s']])
702fa251
UH
160
161 # ACK delimiter bit (recessive)
162 elif bitnum == (self.last_databit + 18):
74c9bb3c
UH
163 self.putx([14, ['ACK delimiter: %d' % can_rx,
164 'ACK d: %d' % can_rx, 'ACK d']])
702fa251 165
4b1813b4
UH
166 # Remember start of EOF (see below).
167 elif bitnum == (self.last_databit + 19):
168 self.ss_block = self.samplenum
169
702fa251
UH
170 # End of frame (EOF), 7 recessive bits
171 elif bitnum == (self.last_databit + 25):
74c9bb3c 172 self.putb([2, ['End of frame', 'EOF', 'E']])
702fa251
UH
173 self.reset_variables()
174 return True
175
176 return False
177
178 # Returns True if the frame ended (EOF), False otherwise.
179 def decode_standard_frame(self, can_rx, bitnum):
180
181 # Bit 14: RB0 (reserved bit)
182 # Has to be sent dominant, but receivers should accept recessive too.
183 if bitnum == 14:
74c9bb3c 184 self.putx([7, ['Reserved bit 0: %d' % can_rx,
534ae912 185 'RB0: %d' % can_rx, 'RB0']])
702fa251
UH
186
187 # Bit 12: Remote transmission request (RTR) bit
188 # Data frame: dominant, remote frame: recessive
189 # Remote frames do not contain a data field.
190 rtr = 'remote' if self.bits[12] == 1 else 'data'
74c9bb3c 191 self.put12([8, ['Remote transmission request: %s frame' % rtr,
534ae912 192 'RTR: %s frame' % rtr, 'RTR']])
4b1813b4
UH
193
194 # Remember start of DLC (see below).
195 elif bitnum == 15:
196 self.ss_block = self.samplenum
702fa251
UH
197
198 # Bits 15-18: Data length code (DLC), in number of bytes (0-8).
199 elif bitnum == 18:
200 self.dlc = int(''.join(str(d) for d in self.bits[15:18 + 1]), 2)
74c9bb3c
UH
201 self.putb([10, ['Data length code: %d' % self.dlc,
202 'DLC: %d' % self.dlc, 'DLC']])
702fa251
UH
203 self.last_databit = 18 + (self.dlc * 8)
204
4b1813b4
UH
205 # Remember all databyte bits, except the very last one.
206 elif bitnum in range(19, self.last_databit):
207 self.ss_databytebits.append(self.samplenum)
208
702fa251
UH
209 # Bits 19-X: Data field (0-8 bytes, depending on DLC)
210 # The bits within a data byte are transferred MSB-first.
211 elif bitnum == self.last_databit:
4b1813b4 212 self.ss_databytebits.append(self.samplenum) # Last databyte bit.
702fa251
UH
213 for i in range(self.dlc):
214 x = 18 + (8 * i) + 1
215 b = int(''.join(str(d) for d in self.bits[x:x + 8]), 2)
4b1813b4
UH
216 ss = self.ss_databytebits[i * 8]
217 es = self.ss_databytebits[((i + 1) * 8) - 1]
534ae912
UH
218 self.putg(ss, es, [0, ['Data byte %d: 0x%02x' % (i, b),
219 'DB %d: 0x%02x' % (i, b), 'DB']])
4b1813b4 220 self.ss_databytebits = []
702fa251
UH
221
222 elif bitnum > self.last_databit:
223 return self.decode_frame_end(can_rx, bitnum)
224
225 return False
226
227 # Returns True if the frame ended (EOF), False otherwise.
228 def decode_extended_frame(self, can_rx, bitnum):
229
4b1813b4
UH
230 # Remember start of EID (see below).
231 if bitnum == 14:
232 self.ss_block = self.samplenum
233
702fa251 234 # Bits 14-31: Extended identifier (EID[17..0])
4b1813b4 235 elif bitnum == 31:
702fa251 236 self.eid = int(''.join(str(d) for d in self.bits[14:]), 2)
534ae912 237 s = '%d (0x%x)' % (self.eid, self.eid)
74c9bb3c 238 self.putb([4, ['Extended Identifier: %s' % s,
534ae912 239 'Extended ID: %s' % s, 'Extended ID', 'EID']])
702fa251
UH
240
241 self.fullid = self.id << 18 | self.eid
534ae912 242 s = '%d (0x%x)' % (self.fullid, self.fullid)
74c9bb3c 243 self.putb([5, ['Full Identifier: %s' % s, 'Full ID: %s' % s,
534ae912 244 'Full ID', 'FID']])
702fa251
UH
245
246 # Bit 12: Substitute remote request (SRR) bit
74c9bb3c 247 self.put12([9, ['Substitute remote request: %d' % self.bits[12],
534ae912 248 'SRR: %d' % self.bits[12], 'SRR']])
702fa251
UH
249
250 # Bit 32: Remote transmission request (RTR) bit
251 # Data frame: dominant, remote frame: recessive
252 # Remote frames do not contain a data field.
253 if bitnum == 32:
254 rtr = 'remote' if can_rx == 1 else 'data'
74c9bb3c 255 self.putx([8, ['Remote transmission request: %s frame' % rtr,
534ae912 256 'RTR: %s frame' % rtr, 'RTR']])
702fa251
UH
257
258 # Bit 33: RB1 (reserved bit)
259 elif bitnum == 33:
74c9bb3c 260 self.putx([7, ['Reserved bit 1: %d' % can_rx,
534ae912 261 'RB1: %d' % can_rx, 'RB1']])
702fa251
UH
262
263 # Bit 34: RB0 (reserved bit)
264 elif bitnum == 34:
74c9bb3c 265 self.putx([7, ['Reserved bit 0: %d' % can_rx,
534ae912 266 'RB0: %d' % can_rx, 'RB0']])
702fa251 267
4b1813b4
UH
268 # Remember start of DLC (see below).
269 elif bitnum == 35:
270 self.ss_block = self.samplenum
271
702fa251
UH
272 # Bits 35-38: Data length code (DLC), in number of bytes (0-8).
273 elif bitnum == 38:
274 self.dlc = int(''.join(str(d) for d in self.bits[35:38 + 1]), 2)
74c9bb3c
UH
275 self.putb([10, ['Data length code: %d' % self.dlc,
276 'DLC: %d' % self.dlc, 'DLC']])
702fa251
UH
277 self.last_databit = 38 + (self.dlc * 8)
278
4b1813b4
UH
279 # Remember all databyte bits, except the very last one.
280 elif bitnum in range(39, self.last_databit):
281 self.ss_databytebits.append(self.samplenum)
282
702fa251
UH
283 # Bits 39-X: Data field (0-8 bytes, depending on DLC)
284 # The bits within a data byte are transferred MSB-first.
285 elif bitnum == self.last_databit:
4b1813b4 286 self.ss_databytebits.append(self.samplenum) # Last databyte bit.
702fa251
UH
287 for i in range(self.dlc):
288 x = 38 + (8 * i) + 1
289 b = int(''.join(str(d) for d in self.bits[x:x + 8]), 2)
4b1813b4
UH
290 ss = self.ss_databytebits[i * 8]
291 es = self.ss_databytebits[((i + 1) * 8) - 1]
534ae912
UH
292 self.putg(ss, es, [0, ['Data byte %d: 0x%02x' % (i, b),
293 'DB %d: 0x%02x' % (i, b), 'DB']])
4b1813b4 294 self.ss_databytebits = []
702fa251
UH
295
296 elif bitnum > self.last_databit:
297 return self.decode_frame_end(can_rx, bitnum)
298
299 return False
300
301 def handle_bit(self, can_rx):
302 self.rawbits.append(can_rx)
303 self.bits.append(can_rx)
304
305 # Get the index of the current CAN frame bit (without stuff bits).
306 bitnum = len(self.bits) - 1
307
308 # For debugging.
e20f455c
UH
309 # self.putx([0, ['Bit %d (CAN bit %d): %d' % \
310 # (self.curbit, bitnum, can_rx)]])
702fa251
UH
311
312 # If this is a stuff bit, remove it from self.bits and ignore it.
313 if self.is_stuff_bit():
314 self.curbit += 1 # Increase self.curbit (bitnum is not affected).
315 return
316
317 # Bit 0: Start of frame (SOF) bit
318 if bitnum == 0:
319 if can_rx == 0:
74c9bb3c 320 self.putx([1, ['Start of frame', 'SOF', 'S']])
702fa251 321 else:
74c9bb3c 322 self.putx([16, ['Start of frame (SOF) must be a dominant bit']])
702fa251 323
4b1813b4
UH
324 # Remember start of ID (see below).
325 elif bitnum == 1:
326 self.ss_block = self.samplenum
327
702fa251
UH
328 # Bits 1-11: Identifier (ID[10..0])
329 # The bits ID[10..4] must NOT be all recessive.
330 elif bitnum == 11:
331 self.id = int(''.join(str(d) for d in self.bits[1:]), 2)
534ae912 332 s = '%d (0x%x)' % (self.id, self.id),
74c9bb3c 333 self.putb([3, ['Identifier: %s' % s, 'ID: %s' % s, 'ID']])
702fa251
UH
334
335 # RTR or SRR bit, depending on frame type (gets handled later).
336 elif bitnum == 12:
4b1813b4
UH
337 # self.putx([0, ['RTR/SRR: %d' % can_rx]]) # Debug only.
338 self.ss_bit12 = self.samplenum
702fa251
UH
339
340 # Bit 13: Identifier extension (IDE) bit
341 # Standard frame: dominant, extended frame: recessive
342 elif bitnum == 13:
343 ide = self.frame_type = 'standard' if can_rx == 0 else 'extended'
74c9bb3c 344 self.putx([6, ['Identifier extension bit: %s frame' % ide,
534ae912 345 'IDE: %s frame' % ide, 'IDE']])
702fa251
UH
346
347 # Bits 14-X: Frame-type dependent, passed to the resp. handlers.
348 elif bitnum >= 14:
349 if self.frame_type == 'standard':
350 done = self.decode_standard_frame(can_rx, bitnum)
351 else:
352 done = self.decode_extended_frame(can_rx, bitnum)
353
354 # The handlers return True if a frame ended (EOF).
355 if done:
356 return
357
358 # After a frame there are 3 intermission bits (recessive).
359 # After these bits, the bus is considered free.
360
361 self.curbit += 1
362
363 def decode(self, ss, es, data):
21cda951
UH
364 if not self.samplerate:
365 raise SamplerateError('Cannot decode without samplerate.')
702fa251
UH
366 for (self.samplenum, pins) in data:
367
368 (can_rx,) = pins
369
370 # State machine.
371 if self.state == 'IDLE':
372 # Wait for a dominant state (logic 0) on the bus.
373 if can_rx == 1:
374 continue
375 self.sof = self.samplenum
702fa251
UH
376 self.state = 'GET BITS'
377 elif self.state == 'GET BITS':
378 # Wait until we're in the correct bit/sampling position.
379 if not self.reached_bit(self.curbit):
380 continue
381 self.handle_bit(can_rx)