]> sigrok.org Git - libsigrokdecode.git/blame - decoders/can/pd.py
can: Emit bit value annotations.
[libsigrokdecode.git] / decoders / can / pd.py
CommitLineData
702fa251 1##
50bd5d25 2## This file is part of the libsigrokdecode project.
702fa251 3##
e20f455c 4## Copyright (C) 2012-2013 Uwe Hermann <uwe@hermann-uwe.de>
702fa251
UH
5##
6## This program is free software; you can redistribute it and/or modify
7## it under the terms of the GNU General Public License as published by
8## the Free Software Foundation; either version 2 of the License, or
9## (at your option) any later version.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
16## You should have received a copy of the GNU General Public License
17## along with this program; if not, write to the Free Software
18## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19##
702fa251
UH
20
21import sigrokdecode as srd
22
21cda951
UH
23class SamplerateError(Exception):
24 pass
25
702fa251 26class Decoder(srd.Decoder):
12851357 27 api_version = 2
702fa251
UH
28 id = 'can'
29 name = 'CAN'
9e1437a0 30 longname = 'Controller Area Network'
702fa251
UH
31 desc = 'Field bus protocol for distributed realtime control.'
32 license = 'gplv2+'
33 inputs = ['logic']
34 outputs = ['can']
6a15597a 35 channels = (
702fa251 36 {'id': 'can_rx', 'name': 'CAN RX', 'desc': 'CAN bus line'},
da9bcbd9 37 )
84c1c0b5 38 options = (
b0918d40
UH
39 {'id': 'bitrate', 'desc': 'Bitrate (bits/s)', 'default': 1000000},
40 {'id': 'sample_point', 'desc': 'Sample point (%)', 'default': 70.0},
84c1c0b5 41 )
da9bcbd9
BV
42 annotations = (
43 ('data', 'CAN payload data'),
44 ('sof', 'Start of frame'),
45 ('eof', 'End of frame'),
46 ('id', 'Identifier'),
47 ('ext-id', 'Extended identifier'),
48 ('full-id', 'Full identifier'),
49 ('ide', 'Identifier extension bit'),
50 ('reserved-bit', 'Reserved bit 0 and 1'),
51 ('rtr', 'Remote transmission request'),
52 ('srr', 'Substitute remote request'),
53 ('dlc', 'Data length count'),
54 ('crc-sequence', 'CRC sequence'),
55 ('crc-delimiter', 'CRC delimiter'),
56 ('ack-slot', 'ACK slot'),
57 ('ack-delimiter', 'ACK delimiter'),
58 ('stuff-bit', 'Stuff bit'),
59 ('warnings', 'Human-readable warnings'),
d4a28d0f
UH
60 ('bits', 'Bits'),
61 )
62 annotation_rows = (
63 ('bits', 'Bits', (17,)),
64 ('fields', 'Fields', tuple(range(17))),
da9bcbd9 65 )
702fa251
UH
66
67 def __init__(self, **kwargs):
f372d597 68 self.samplerate = None
702fa251
UH
69 self.reset_variables()
70
f372d597 71 def start(self):
be465111 72 self.out_ann = self.register(srd.OUTPUT_ANN)
702fa251 73
f372d597
BV
74 def metadata(self, key, value):
75 if key == srd.SRD_CONF_SAMPLERATE:
76 self.samplerate = value
77 self.bit_width = float(self.samplerate) / float(self.options['bitrate'])
78 self.bitpos = (self.bit_width / 100.0) * self.options['sample_point']
702fa251 79
4b1813b4
UH
80 # Generic helper for CAN bit annotations.
81 def putg(self, ss, es, data):
82 left, right = int(self.bitpos), int(self.bit_width - self.bitpos)
83 self.put(ss - left, es + right, self.out_ann, data)
84
85 # Single-CAN-bit annotation using the current samplenum.
e20f455c 86 def putx(self, data):
4b1813b4
UH
87 self.putg(self.samplenum, self.samplenum, data)
88
89 # Single-CAN-bit annotation using the samplenum of CAN bit 12.
90 def put12(self, data):
91 self.putg(self.ss_bit12, self.ss_bit12, data)
92
93 # Multi-CAN-bit annotation from self.ss_block to current samplenum.
94 def putb(self, data):
95 self.putg(self.ss_block, self.samplenum, data)
e20f455c 96
702fa251
UH
97 def reset_variables(self):
98 self.state = 'IDLE'
99 self.sof = self.frame_type = self.dlc = None
100 self.rawbits = [] # All bits, including stuff bits
101 self.bits = [] # Only actual CAN frame bits (no stuff bits)
102 self.curbit = 0 # Current bit of CAN frame (bit 0 == SOF)
103 self.last_databit = 999 # Positive value that bitnum+x will never match
4b1813b4
UH
104 self.ss_block = None
105 self.ss_bit12 = None
106 self.ss_databytebits = []
702fa251
UH
107
108 # Return True if we reached the desired bit position, False otherwise.
109 def reached_bit(self, bitnum):
110 bitpos = int(self.sof + (self.bit_width * bitnum) + self.bitpos)
111 if self.samplenum >= bitpos:
112 return True
113 return False
114
115 def is_stuff_bit(self):
116 # CAN uses NRZ encoding and bit stuffing.
117 # After 5 identical bits, a stuff bit of opposite value is added.
118 last_6_bits = self.rawbits[-6:]
119 if last_6_bits not in ([0, 0, 0, 0, 0, 1], [1, 1, 1, 1, 1, 0]):
120 return False
121
122 # Stuff bit. Keep it in self.rawbits, but drop it from self.bits.
74c9bb3c
UH
123 self.putx([15, ['Stuff bit: %d' % self.rawbits[-1],
124 'SB: %d' % self.rawbits[-1], 'SB']])
702fa251
UH
125 self.bits.pop() # Drop last bit.
126 return True
127
128 def is_valid_crc(self, crc_bits):
129 return True # TODO
130
131 def decode_error_frame(self, bits):
132 pass # TODO
133
134 def decode_overload_frame(self, bits):
135 pass # TODO
136
137 # Both standard and extended frames end with CRC, CRC delimiter, ACK,
138 # ACK delimiter, and EOF fields. Handle them in a common function.
139 # Returns True if the frame ended (EOF), False otherwise.
140 def decode_frame_end(self, can_rx, bitnum):
141
4b1813b4
UH
142 # Remember start of CRC sequence (see below).
143 if bitnum == (self.last_databit + 1):
144 self.ss_block = self.samplenum
145
702fa251 146 # CRC sequence (15 bits)
4b1813b4 147 elif bitnum == (self.last_databit + 15):
702fa251
UH
148 x = self.last_databit + 1
149 crc_bits = self.bits[x:x + 15 + 1]
150 self.crc = int(''.join(str(d) for d in crc_bits), 2)
74c9bb3c
UH
151 self.putb([11, ['CRC sequence: 0x%04x' % self.crc,
152 'CRC: 0x%04x' % self.crc, 'CRC']])
702fa251 153 if not self.is_valid_crc(crc_bits):
74c9bb3c 154 self.putb([16, ['CRC is invalid']])
702fa251
UH
155
156 # CRC delimiter bit (recessive)
157 elif bitnum == (self.last_databit + 16):
74c9bb3c
UH
158 self.putx([12, ['CRC delimiter: %d' % can_rx,
159 'CRC d: %d' % can_rx, 'CRC d']])
702fa251
UH
160
161 # ACK slot bit (dominant: ACK, recessive: NACK)
162 elif bitnum == (self.last_databit + 17):
163 ack = 'ACK' if can_rx == 0 else 'NACK'
74c9bb3c 164 self.putx([13, ['ACK slot: %s' % ack, 'ACK s: %s' % ack, 'ACK s']])
702fa251
UH
165
166 # ACK delimiter bit (recessive)
167 elif bitnum == (self.last_databit + 18):
74c9bb3c
UH
168 self.putx([14, ['ACK delimiter: %d' % can_rx,
169 'ACK d: %d' % can_rx, 'ACK d']])
702fa251 170
4b1813b4
UH
171 # Remember start of EOF (see below).
172 elif bitnum == (self.last_databit + 19):
173 self.ss_block = self.samplenum
174
702fa251
UH
175 # End of frame (EOF), 7 recessive bits
176 elif bitnum == (self.last_databit + 25):
74c9bb3c 177 self.putb([2, ['End of frame', 'EOF', 'E']])
702fa251
UH
178 self.reset_variables()
179 return True
180
181 return False
182
183 # Returns True if the frame ended (EOF), False otherwise.
184 def decode_standard_frame(self, can_rx, bitnum):
185
186 # Bit 14: RB0 (reserved bit)
187 # Has to be sent dominant, but receivers should accept recessive too.
188 if bitnum == 14:
74c9bb3c 189 self.putx([7, ['Reserved bit 0: %d' % can_rx,
534ae912 190 'RB0: %d' % can_rx, 'RB0']])
702fa251
UH
191
192 # Bit 12: Remote transmission request (RTR) bit
193 # Data frame: dominant, remote frame: recessive
194 # Remote frames do not contain a data field.
195 rtr = 'remote' if self.bits[12] == 1 else 'data'
74c9bb3c 196 self.put12([8, ['Remote transmission request: %s frame' % rtr,
534ae912 197 'RTR: %s frame' % rtr, 'RTR']])
4b1813b4
UH
198
199 # Remember start of DLC (see below).
200 elif bitnum == 15:
201 self.ss_block = self.samplenum
702fa251
UH
202
203 # Bits 15-18: Data length code (DLC), in number of bytes (0-8).
204 elif bitnum == 18:
205 self.dlc = int(''.join(str(d) for d in self.bits[15:18 + 1]), 2)
74c9bb3c
UH
206 self.putb([10, ['Data length code: %d' % self.dlc,
207 'DLC: %d' % self.dlc, 'DLC']])
702fa251
UH
208 self.last_databit = 18 + (self.dlc * 8)
209
4b1813b4
UH
210 # Remember all databyte bits, except the very last one.
211 elif bitnum in range(19, self.last_databit):
212 self.ss_databytebits.append(self.samplenum)
213
702fa251
UH
214 # Bits 19-X: Data field (0-8 bytes, depending on DLC)
215 # The bits within a data byte are transferred MSB-first.
216 elif bitnum == self.last_databit:
4b1813b4 217 self.ss_databytebits.append(self.samplenum) # Last databyte bit.
702fa251
UH
218 for i in range(self.dlc):
219 x = 18 + (8 * i) + 1
220 b = int(''.join(str(d) for d in self.bits[x:x + 8]), 2)
4b1813b4
UH
221 ss = self.ss_databytebits[i * 8]
222 es = self.ss_databytebits[((i + 1) * 8) - 1]
534ae912
UH
223 self.putg(ss, es, [0, ['Data byte %d: 0x%02x' % (i, b),
224 'DB %d: 0x%02x' % (i, b), 'DB']])
4b1813b4 225 self.ss_databytebits = []
702fa251
UH
226
227 elif bitnum > self.last_databit:
228 return self.decode_frame_end(can_rx, bitnum)
229
230 return False
231
232 # Returns True if the frame ended (EOF), False otherwise.
233 def decode_extended_frame(self, can_rx, bitnum):
234
4b1813b4
UH
235 # Remember start of EID (see below).
236 if bitnum == 14:
237 self.ss_block = self.samplenum
238
702fa251 239 # Bits 14-31: Extended identifier (EID[17..0])
4b1813b4 240 elif bitnum == 31:
702fa251 241 self.eid = int(''.join(str(d) for d in self.bits[14:]), 2)
534ae912 242 s = '%d (0x%x)' % (self.eid, self.eid)
74c9bb3c 243 self.putb([4, ['Extended Identifier: %s' % s,
534ae912 244 'Extended ID: %s' % s, 'Extended ID', 'EID']])
702fa251
UH
245
246 self.fullid = self.id << 18 | self.eid
534ae912 247 s = '%d (0x%x)' % (self.fullid, self.fullid)
74c9bb3c 248 self.putb([5, ['Full Identifier: %s' % s, 'Full ID: %s' % s,
534ae912 249 'Full ID', 'FID']])
702fa251
UH
250
251 # Bit 12: Substitute remote request (SRR) bit
74c9bb3c 252 self.put12([9, ['Substitute remote request: %d' % self.bits[12],
534ae912 253 'SRR: %d' % self.bits[12], 'SRR']])
702fa251
UH
254
255 # Bit 32: Remote transmission request (RTR) bit
256 # Data frame: dominant, remote frame: recessive
257 # Remote frames do not contain a data field.
258 if bitnum == 32:
259 rtr = 'remote' if can_rx == 1 else 'data'
74c9bb3c 260 self.putx([8, ['Remote transmission request: %s frame' % rtr,
534ae912 261 'RTR: %s frame' % rtr, 'RTR']])
702fa251
UH
262
263 # Bit 33: RB1 (reserved bit)
264 elif bitnum == 33:
74c9bb3c 265 self.putx([7, ['Reserved bit 1: %d' % can_rx,
534ae912 266 'RB1: %d' % can_rx, 'RB1']])
702fa251
UH
267
268 # Bit 34: RB0 (reserved bit)
269 elif bitnum == 34:
74c9bb3c 270 self.putx([7, ['Reserved bit 0: %d' % can_rx,
534ae912 271 'RB0: %d' % can_rx, 'RB0']])
702fa251 272
4b1813b4
UH
273 # Remember start of DLC (see below).
274 elif bitnum == 35:
275 self.ss_block = self.samplenum
276
702fa251
UH
277 # Bits 35-38: Data length code (DLC), in number of bytes (0-8).
278 elif bitnum == 38:
279 self.dlc = int(''.join(str(d) for d in self.bits[35:38 + 1]), 2)
74c9bb3c
UH
280 self.putb([10, ['Data length code: %d' % self.dlc,
281 'DLC: %d' % self.dlc, 'DLC']])
702fa251
UH
282 self.last_databit = 38 + (self.dlc * 8)
283
4b1813b4
UH
284 # Remember all databyte bits, except the very last one.
285 elif bitnum in range(39, self.last_databit):
286 self.ss_databytebits.append(self.samplenum)
287
702fa251
UH
288 # Bits 39-X: Data field (0-8 bytes, depending on DLC)
289 # The bits within a data byte are transferred MSB-first.
290 elif bitnum == self.last_databit:
4b1813b4 291 self.ss_databytebits.append(self.samplenum) # Last databyte bit.
702fa251
UH
292 for i in range(self.dlc):
293 x = 38 + (8 * i) + 1
294 b = int(''.join(str(d) for d in self.bits[x:x + 8]), 2)
4b1813b4
UH
295 ss = self.ss_databytebits[i * 8]
296 es = self.ss_databytebits[((i + 1) * 8) - 1]
534ae912
UH
297 self.putg(ss, es, [0, ['Data byte %d: 0x%02x' % (i, b),
298 'DB %d: 0x%02x' % (i, b), 'DB']])
4b1813b4 299 self.ss_databytebits = []
702fa251
UH
300
301 elif bitnum > self.last_databit:
302 return self.decode_frame_end(can_rx, bitnum)
303
304 return False
305
306 def handle_bit(self, can_rx):
307 self.rawbits.append(can_rx)
308 self.bits.append(can_rx)
309
310 # Get the index of the current CAN frame bit (without stuff bits).
311 bitnum = len(self.bits) - 1
312
d4a28d0f
UH
313 # Emit a bit value annotation.
314 self.putx([17, [str(can_rx)]])
702fa251
UH
315
316 # If this is a stuff bit, remove it from self.bits and ignore it.
317 if self.is_stuff_bit():
318 self.curbit += 1 # Increase self.curbit (bitnum is not affected).
319 return
320
321 # Bit 0: Start of frame (SOF) bit
322 if bitnum == 0:
323 if can_rx == 0:
74c9bb3c 324 self.putx([1, ['Start of frame', 'SOF', 'S']])
702fa251 325 else:
74c9bb3c 326 self.putx([16, ['Start of frame (SOF) must be a dominant bit']])
702fa251 327
4b1813b4
UH
328 # Remember start of ID (see below).
329 elif bitnum == 1:
330 self.ss_block = self.samplenum
331
702fa251
UH
332 # Bits 1-11: Identifier (ID[10..0])
333 # The bits ID[10..4] must NOT be all recessive.
334 elif bitnum == 11:
335 self.id = int(''.join(str(d) for d in self.bits[1:]), 2)
534ae912 336 s = '%d (0x%x)' % (self.id, self.id),
74c9bb3c 337 self.putb([3, ['Identifier: %s' % s, 'ID: %s' % s, 'ID']])
702fa251
UH
338
339 # RTR or SRR bit, depending on frame type (gets handled later).
340 elif bitnum == 12:
4b1813b4
UH
341 # self.putx([0, ['RTR/SRR: %d' % can_rx]]) # Debug only.
342 self.ss_bit12 = self.samplenum
702fa251
UH
343
344 # Bit 13: Identifier extension (IDE) bit
345 # Standard frame: dominant, extended frame: recessive
346 elif bitnum == 13:
347 ide = self.frame_type = 'standard' if can_rx == 0 else 'extended'
74c9bb3c 348 self.putx([6, ['Identifier extension bit: %s frame' % ide,
534ae912 349 'IDE: %s frame' % ide, 'IDE']])
702fa251
UH
350
351 # Bits 14-X: Frame-type dependent, passed to the resp. handlers.
352 elif bitnum >= 14:
353 if self.frame_type == 'standard':
354 done = self.decode_standard_frame(can_rx, bitnum)
355 else:
356 done = self.decode_extended_frame(can_rx, bitnum)
357
358 # The handlers return True if a frame ended (EOF).
359 if done:
360 return
361
362 # After a frame there are 3 intermission bits (recessive).
363 # After these bits, the bus is considered free.
364
365 self.curbit += 1
366
367 def decode(self, ss, es, data):
21cda951
UH
368 if not self.samplerate:
369 raise SamplerateError('Cannot decode without samplerate.')
702fa251
UH
370 for (self.samplenum, pins) in data:
371
372 (can_rx,) = pins
373
374 # State machine.
375 if self.state == 'IDLE':
376 # Wait for a dominant state (logic 0) on the bus.
377 if can_rx == 1:
378 continue
379 self.sof = self.samplenum
702fa251
UH
380 self.state = 'GET BITS'
381 elif self.state == 'GET BITS':
382 # Wait until we're in the correct bit/sampling position.
383 if not self.reached_bit(self.curbit):
384 continue
385 self.handle_bit(can_rx)