]> sigrok.org Git - libsigrok.git/blame_incremental - src/hardware/fx2lafw/protocol.h
dslogic: Add support for external clock edge selection.
[libsigrok.git] / src / hardware / fx2lafw / protocol.h
... / ...
CommitLineData
1/*
2 * This file is part of the libsigrok project.
3 *
4 * Copyright (C) 2013 Bert Vermeulen <bert@biot.com>
5 * Copyright (C) 2012 Joel Holdsworth <joel@airwebreathe.org.uk>
6 *
7 * This program is free software: you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation, either version 3 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program. If not, see <http://www.gnu.org/licenses/>.
19 */
20
21#ifndef LIBSIGROK_HARDWARE_FX2LAFW_PROTOCOL_H
22#define LIBSIGROK_HARDWARE_FX2LAFW_PROTOCOL_H
23
24#include <glib.h>
25#include <stdint.h>
26#include <stdlib.h>
27#include <string.h>
28#include <libusb.h>
29#include <libsigrok/libsigrok.h>
30#include "libsigrok-internal.h"
31
32#define LOG_PREFIX "fx2lafw"
33
34#define USB_INTERFACE 0
35#define USB_CONFIGURATION 1
36#define NUM_TRIGGER_STAGES 4
37
38#define MAX_RENUM_DELAY_MS 3000
39#define NUM_SIMUL_TRANSFERS 32
40#define MAX_EMPTY_TRANSFERS (NUM_SIMUL_TRANSFERS * 2)
41
42#define NUM_CHANNELS 16
43
44#define FX2LAFW_REQUIRED_VERSION_MAJOR 1
45
46#define MAX_8BIT_SAMPLE_RATE SR_MHZ(24)
47#define MAX_16BIT_SAMPLE_RATE SR_MHZ(12)
48
49/* 6 delay states of up to 256 clock ticks */
50#define MAX_SAMPLE_DELAY (6 * 256)
51
52#define DEV_CAPS_16BIT_POS 0
53#define DEV_CAPS_AX_ANALOG_POS 1
54
55#define DEV_CAPS_16BIT (1 << DEV_CAPS_16BIT_POS)
56#define DEV_CAPS_AX_ANALOG (1 << DEV_CAPS_AX_ANALOG_POS)
57
58#define DSLOGIC_FPGA_FIRMWARE_5V "dreamsourcelab-dslogic-fpga-5v.fw"
59#define DSLOGIC_FPGA_FIRMWARE_3V3 "dreamsourcelab-dslogic-fpga-3v3.fw"
60#define DSCOPE_FPGA_FIRMWARE "dreamsourcelab-dscope-fpga.fw"
61#define DSLOGIC_PRO_FPGA_FIRMWARE "dreamsourcelab-dslogic-pro-fpga.fw"
62
63/* Protocol commands */
64#define CMD_GET_FW_VERSION 0xb0
65#define CMD_START 0xb1
66#define CMD_GET_REVID_VERSION 0xb2
67
68#define CMD_START_FLAGS_CLK_CTL2_POS 4
69#define CMD_START_FLAGS_WIDE_POS 5
70#define CMD_START_FLAGS_CLK_SRC_POS 6
71
72#define CMD_START_FLAGS_CLK_CTL2 (1 << CMD_START_FLAGS_CLK_CTL2_POS)
73#define CMD_START_FLAGS_SAMPLE_8BIT (0 << CMD_START_FLAGS_WIDE_POS)
74#define CMD_START_FLAGS_SAMPLE_16BIT (1 << CMD_START_FLAGS_WIDE_POS)
75
76#define CMD_START_FLAGS_CLK_30MHZ (0 << CMD_START_FLAGS_CLK_SRC_POS)
77#define CMD_START_FLAGS_CLK_48MHZ (1 << CMD_START_FLAGS_CLK_SRC_POS)
78
79struct fx2lafw_profile {
80 uint16_t vid;
81 uint16_t pid;
82
83 const char *vendor;
84 const char *model;
85 const char *model_version;
86
87 const char *firmware;
88
89 uint32_t dev_caps;
90
91 const char *usb_manufacturer;
92 const char *usb_product;
93};
94
95struct dev_context {
96 const struct fx2lafw_profile *profile;
97 GSList *enabled_analog_channels;
98 gboolean ch_enabled[NUM_CHANNELS];
99 /*
100 * Since we can't keep track of an fx2lafw device after upgrading
101 * the firmware (it renumerates into a different device address
102 * after the upgrade) this is like a global lock. No device will open
103 * until a proper delay after the last device was upgraded.
104 */
105 int64_t fw_updated;
106
107 /* Supported samplerates */
108 const uint64_t *samplerates;
109 int num_samplerates;
110
111 /* Device/capture settings */
112 uint64_t cur_samplerate;
113 uint64_t limit_samples;
114 uint64_t capture_ratio;
115
116 /* Operational settings */
117 gboolean trigger_fired;
118 gboolean acq_aborted;
119 gboolean sample_wide;
120 struct soft_trigger_logic *stl;
121
122 unsigned int sent_samples;
123 int submitted_transfers;
124 int empty_transfer_count;
125
126 unsigned int num_transfers;
127 struct libusb_transfer **transfers;
128 struct sr_context *ctx;
129 void (*send_data_proc)(struct sr_dev_inst *sdi,
130 uint8_t *data, size_t length, size_t sample_width);
131 uint8_t *logic_buffer;
132 float *analog_buffer;
133
134 /* Is this a DSLogic? */
135 gboolean dslogic;
136 uint16_t dslogic_mode;
137 uint32_t trigger_pos;
138 gboolean dslogic_external_clock;
139 gboolean dslogic_continuous_mode;
140 int dslogic_clock_edge;
141 int dslogic_voltage_threshold;
142};
143
144SR_PRIV int fx2lafw_command_start_acquisition(const struct sr_dev_inst *sdi);
145SR_PRIV gboolean match_manuf_prod(libusb_device *dev, const char *manufacturer,
146 const char *product);
147SR_PRIV int fx2lafw_dev_open(struct sr_dev_inst *sdi, struct sr_dev_driver *di);
148SR_PRIV struct dev_context *fx2lafw_dev_new(void);
149SR_PRIV void fx2lafw_abort_acquisition(struct dev_context *devc);
150SR_PRIV void LIBUSB_CALL fx2lafw_receive_transfer(struct libusb_transfer *transfer);
151SR_PRIV size_t fx2lafw_get_buffer_size(struct dev_context *devc);
152SR_PRIV unsigned int fx2lafw_get_number_of_transfers(struct dev_context *devc);
153SR_PRIV unsigned int fx2lafw_get_timeout(struct dev_context *devc);
154SR_PRIV void la_send_data_proc(struct sr_dev_inst *sdi, uint8_t *data,
155 size_t length, size_t sample_width);
156SR_PRIV void mso_send_data_proc(struct sr_dev_inst *sdi, uint8_t *data,
157 size_t length, size_t sample_width);
158
159#endif