]>
Commit | Line | Data |
---|---|---|
1 | ## | |
2 | ## This file is part of the libsigrokdecode project. | |
3 | ## | |
4 | ## Copyright (C) 2011-2014 Uwe Hermann <uwe@hermann-uwe.de> | |
5 | ## | |
6 | ## This program is free software; you can redistribute it and/or modify | |
7 | ## it under the terms of the GNU General Public License as published by | |
8 | ## the Free Software Foundation; either version 2 of the License, or | |
9 | ## (at your option) any later version. | |
10 | ## | |
11 | ## This program is distributed in the hope that it will be useful, | |
12 | ## but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | ## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
14 | ## GNU General Public License for more details. | |
15 | ## | |
16 | ## You should have received a copy of the GNU General Public License | |
17 | ## along with this program; if not, see <http://www.gnu.org/licenses/>. | |
18 | ## | |
19 | ||
20 | import sigrokdecode as srd | |
21 | from math import floor, ceil | |
22 | ||
23 | ''' | |
24 | OUTPUT_PYTHON format: | |
25 | ||
26 | Packet: | |
27 | [<ptype>, <rxtx>, <pdata>] | |
28 | ||
29 | This is the list of <ptype>s and their respective <pdata> values: | |
30 | - 'STARTBIT': The data is the (integer) value of the start bit (0/1). | |
31 | - 'DATA': This is always a tuple containing two items: | |
32 | - 1st item: the (integer) value of the UART data. Valid values | |
33 | range from 0 to 511 (as the data can be up to 9 bits in size). | |
34 | - 2nd item: the list of individual data bits and their ss/es numbers. | |
35 | - 'PARITYBIT': The data is the (integer) value of the parity bit (0/1). | |
36 | - 'STOPBIT': The data is the (integer) value of the stop bit (0 or 1). | |
37 | - 'INVALID STARTBIT': The data is the (integer) value of the start bit (0/1). | |
38 | - 'INVALID STOPBIT': The data is the (integer) value of the stop bit (0/1). | |
39 | - 'PARITY ERROR': The data is a tuple with two entries. The first one is | |
40 | the expected parity value, the second is the actual parity value. | |
41 | - TODO: Frame error? | |
42 | ||
43 | The <rxtx> field is 0 for RX packets, 1 for TX packets. | |
44 | ''' | |
45 | ||
46 | # Used for differentiating between the two data directions. | |
47 | RX = 0 | |
48 | TX = 1 | |
49 | ||
50 | # Given a parity type to check (odd, even, zero, one), the value of the | |
51 | # parity bit, the value of the data, and the length of the data (5-9 bits, | |
52 | # usually 8 bits) return True if the parity is correct, False otherwise. | |
53 | # 'none' is _not_ allowed as value for 'parity_type'. | |
54 | def parity_ok(parity_type, parity_bit, data, num_data_bits): | |
55 | ||
56 | # Handle easy cases first (parity bit is always 1 or 0). | |
57 | if parity_type == 'zero': | |
58 | return parity_bit == 0 | |
59 | elif parity_type == 'one': | |
60 | return parity_bit == 1 | |
61 | ||
62 | # Count number of 1 (high) bits in the data (and the parity bit itself!). | |
63 | ones = bin(data).count('1') + parity_bit | |
64 | ||
65 | # Check for odd/even parity. | |
66 | if parity_type == 'odd': | |
67 | return (ones % 2) == 1 | |
68 | elif parity_type == 'even': | |
69 | return (ones % 2) == 0 | |
70 | ||
71 | class SamplerateError(Exception): | |
72 | pass | |
73 | ||
74 | class ChannelError(Exception): | |
75 | pass | |
76 | ||
77 | class Decoder(srd.Decoder): | |
78 | api_version = 3 | |
79 | id = 'uart' | |
80 | name = 'UART' | |
81 | longname = 'Universal Asynchronous Receiver/Transmitter' | |
82 | desc = 'Asynchronous, serial bus.' | |
83 | license = 'gplv2+' | |
84 | inputs = ['logic'] | |
85 | outputs = ['uart'] | |
86 | optional_channels = ( | |
87 | # Allow specifying only one of the signals, e.g. if only one data | |
88 | # direction exists (or is relevant). | |
89 | {'id': 'rx', 'name': 'RX', 'desc': 'UART receive line'}, | |
90 | {'id': 'tx', 'name': 'TX', 'desc': 'UART transmit line'}, | |
91 | ) | |
92 | options = ( | |
93 | {'id': 'baudrate', 'desc': 'Baud rate', 'default': 115200}, | |
94 | {'id': 'num_data_bits', 'desc': 'Data bits', 'default': 8, | |
95 | 'values': (5, 6, 7, 8, 9)}, | |
96 | {'id': 'parity_type', 'desc': 'Parity type', 'default': 'none', | |
97 | 'values': ('none', 'odd', 'even', 'zero', 'one')}, | |
98 | {'id': 'parity_check', 'desc': 'Check parity?', 'default': 'yes', | |
99 | 'values': ('yes', 'no')}, | |
100 | {'id': 'num_stop_bits', 'desc': 'Stop bits', 'default': 1.0, | |
101 | 'values': (0.0, 0.5, 1.0, 1.5)}, | |
102 | {'id': 'bit_order', 'desc': 'Bit order', 'default': 'lsb-first', | |
103 | 'values': ('lsb-first', 'msb-first')}, | |
104 | {'id': 'format', 'desc': 'Data format', 'default': 'hex', | |
105 | 'values': ('ascii', 'dec', 'hex', 'oct', 'bin')}, | |
106 | {'id': 'invert_rx', 'desc': 'Invert RX?', 'default': 'no', | |
107 | 'values': ('yes', 'no')}, | |
108 | {'id': 'invert_tx', 'desc': 'Invert TX?', 'default': 'no', | |
109 | 'values': ('yes', 'no')}, | |
110 | ) | |
111 | annotations = ( | |
112 | ('rx-data', 'RX data'), | |
113 | ('tx-data', 'TX data'), | |
114 | ('rx-start', 'RX start bits'), | |
115 | ('tx-start', 'TX start bits'), | |
116 | ('rx-parity-ok', 'RX parity OK bits'), | |
117 | ('tx-parity-ok', 'TX parity OK bits'), | |
118 | ('rx-parity-err', 'RX parity error bits'), | |
119 | ('tx-parity-err', 'TX parity error bits'), | |
120 | ('rx-stop', 'RX stop bits'), | |
121 | ('tx-stop', 'TX stop bits'), | |
122 | ('rx-warnings', 'RX warnings'), | |
123 | ('tx-warnings', 'TX warnings'), | |
124 | ('rx-data-bits', 'RX data bits'), | |
125 | ('tx-data-bits', 'TX data bits'), | |
126 | ) | |
127 | annotation_rows = ( | |
128 | ('rx-data', 'RX', (0, 2, 4, 6, 8)), | |
129 | ('rx-data-bits', 'RX bits', (12,)), | |
130 | ('rx-warnings', 'RX warnings', (10,)), | |
131 | ('tx-data', 'TX', (1, 3, 5, 7, 9)), | |
132 | ('tx-data-bits', 'TX bits', (13,)), | |
133 | ('tx-warnings', 'TX warnings', (11,)), | |
134 | ) | |
135 | binary = ( | |
136 | ('rx', 'RX dump'), | |
137 | ('tx', 'TX dump'), | |
138 | ('rxtx', 'RX/TX dump'), | |
139 | ) | |
140 | idle_state = ['WAIT FOR START BIT', 'WAIT FOR START BIT'] | |
141 | ||
142 | def putx(self, rxtx, data): | |
143 | s, halfbit = self.startsample[rxtx], self.bit_width / 2.0 | |
144 | self.put(s - floor(halfbit), self.samplenum + ceil(halfbit), self.out_ann, data) | |
145 | ||
146 | def putpx(self, rxtx, data): | |
147 | s, halfbit = self.startsample[rxtx], self.bit_width / 2.0 | |
148 | self.put(s - floor(halfbit), self.samplenum + ceil(halfbit), self.out_python, data) | |
149 | ||
150 | def putg(self, data): | |
151 | s, halfbit = self.samplenum, self.bit_width / 2.0 | |
152 | self.put(s - floor(halfbit), s + ceil(halfbit), self.out_ann, data) | |
153 | ||
154 | def putp(self, data): | |
155 | s, halfbit = self.samplenum, self.bit_width / 2.0 | |
156 | self.put(s - floor(halfbit), s + ceil(halfbit), self.out_python, data) | |
157 | ||
158 | def putbin(self, rxtx, data): | |
159 | s, halfbit = self.startsample[rxtx], self.bit_width / 2.0 | |
160 | self.put(s - floor(halfbit), self.samplenum + ceil(halfbit), self.out_binary, data) | |
161 | ||
162 | def __init__(self): | |
163 | self.samplerate = None | |
164 | self.samplenum = 0 | |
165 | self.frame_start = [-1, -1] | |
166 | self.startbit = [-1, -1] | |
167 | self.cur_data_bit = [0, 0] | |
168 | self.datavalue = [0, 0] | |
169 | self.paritybit = [-1, -1] | |
170 | self.stopbit1 = [-1, -1] | |
171 | self.startsample = [-1, -1] | |
172 | self.state = ['WAIT FOR START BIT', 'WAIT FOR START BIT'] | |
173 | self.databits = [[], []] | |
174 | ||
175 | def start(self): | |
176 | self.out_python = self.register(srd.OUTPUT_PYTHON) | |
177 | self.out_binary = self.register(srd.OUTPUT_BINARY) | |
178 | self.out_ann = self.register(srd.OUTPUT_ANN) | |
179 | self.bw = (self.options['num_data_bits'] + 7) // 8 | |
180 | ||
181 | def metadata(self, key, value): | |
182 | if key == srd.SRD_CONF_SAMPLERATE: | |
183 | self.samplerate = value | |
184 | # The width of one UART bit in number of samples. | |
185 | self.bit_width = float(self.samplerate) / float(self.options['baudrate']) | |
186 | ||
187 | def get_sample_point(self, rxtx, bitnum): | |
188 | # Determine absolute sample number of a bit slot's sample point. | |
189 | # bitpos is the samplenumber which is in the middle of the | |
190 | # specified UART bit (0 = start bit, 1..x = data, x+1 = parity bit | |
191 | # (if used) or the first stop bit, and so on). | |
192 | # The samples within bit are 0, 1, ..., (bit_width - 1), therefore | |
193 | # index of the middle sample within bit window is (bit_width - 1) / 2. | |
194 | bitpos = self.frame_start[rxtx] + (self.bit_width - 1) / 2.0 | |
195 | bitpos += bitnum * self.bit_width | |
196 | return bitpos | |
197 | ||
198 | def wait_for_start_bit(self, rxtx, signal): | |
199 | # Save the sample number where the start bit begins. | |
200 | self.frame_start[rxtx] = self.samplenum | |
201 | ||
202 | self.state[rxtx] = 'GET START BIT' | |
203 | ||
204 | def get_start_bit(self, rxtx, signal): | |
205 | self.startbit[rxtx] = signal | |
206 | ||
207 | # The startbit must be 0. If not, we report an error and wait | |
208 | # for the next start bit (assuming this one was spurious). | |
209 | if self.startbit[rxtx] != 0: | |
210 | self.putp(['INVALID STARTBIT', rxtx, self.startbit[rxtx]]) | |
211 | self.putg([rxtx + 10, ['Frame error', 'Frame err', 'FE']]) | |
212 | self.state[rxtx] = 'WAIT FOR START BIT' | |
213 | return | |
214 | ||
215 | self.cur_data_bit[rxtx] = 0 | |
216 | self.datavalue[rxtx] = 0 | |
217 | self.startsample[rxtx] = -1 | |
218 | ||
219 | self.putp(['STARTBIT', rxtx, self.startbit[rxtx]]) | |
220 | self.putg([rxtx + 2, ['Start bit', 'Start', 'S']]) | |
221 | ||
222 | self.state[rxtx] = 'GET DATA BITS' | |
223 | ||
224 | def get_data_bits(self, rxtx, signal): | |
225 | # Save the sample number of the middle of the first data bit. | |
226 | if self.startsample[rxtx] == -1: | |
227 | self.startsample[rxtx] = self.samplenum | |
228 | ||
229 | # Get the next data bit in LSB-first or MSB-first fashion. | |
230 | if self.options['bit_order'] == 'lsb-first': | |
231 | self.datavalue[rxtx] >>= 1 | |
232 | self.datavalue[rxtx] |= \ | |
233 | (signal << (self.options['num_data_bits'] - 1)) | |
234 | else: | |
235 | self.datavalue[rxtx] <<= 1 | |
236 | self.datavalue[rxtx] |= (signal << 0) | |
237 | ||
238 | self.putg([rxtx + 12, ['%d' % signal]]) | |
239 | ||
240 | # Store individual data bits and their start/end samplenumbers. | |
241 | s, halfbit = self.samplenum, int(self.bit_width / 2) | |
242 | self.databits[rxtx].append([signal, s - halfbit, s + halfbit]) | |
243 | ||
244 | # Return here, unless we already received all data bits. | |
245 | self.cur_data_bit[rxtx] += 1 | |
246 | if self.cur_data_bit[rxtx] < self.options['num_data_bits']: | |
247 | return | |
248 | ||
249 | self.putpx(rxtx, ['DATA', rxtx, | |
250 | (self.datavalue[rxtx], self.databits[rxtx])]) | |
251 | ||
252 | b = self.datavalue[rxtx] | |
253 | formatted = self.format_value(b) | |
254 | if formatted is not None: | |
255 | self.putx(rxtx, [rxtx, [formatted]]) | |
256 | ||
257 | bdata = b.to_bytes(self.bw, byteorder='big') | |
258 | self.putbin(rxtx, [rxtx, bdata]) | |
259 | self.putbin(rxtx, [2, bdata]) | |
260 | ||
261 | self.databits[rxtx] = [] | |
262 | ||
263 | # Advance to either reception of the parity bit, or reception of | |
264 | # the STOP bits if parity is not applicable. | |
265 | self.state[rxtx] = 'GET PARITY BIT' | |
266 | if self.options['parity_type'] == 'none': | |
267 | self.state[rxtx] = 'GET STOP BITS' | |
268 | ||
269 | def format_value(self, v): | |
270 | # Format value 'v' according to configured options. | |
271 | # Reflects the user selected kind of representation, as well as | |
272 | # the number of data bits in the UART frames. | |
273 | ||
274 | fmt, bits = self.options['format'], self.options['num_data_bits'] | |
275 | ||
276 | # Assume "is printable" for values from 32 to including 126, | |
277 | # below 32 is "control" and thus not printable, above 127 is | |
278 | # "not ASCII" in its strict sense, 127 (DEL) is not printable, | |
279 | # fall back to hex representation for non-printables. | |
280 | if fmt == 'ascii': | |
281 | if v in range(32, 126 + 1): | |
282 | return chr(v) | |
283 | hexfmt = "[{:02X}]" if bits <= 8 else "[{:03X}]" | |
284 | return hexfmt.format(v) | |
285 | ||
286 | # Mere number to text conversion without prefix and padding | |
287 | # for the "decimal" output format. | |
288 | if fmt == 'dec': | |
289 | return "{:d}".format(v) | |
290 | ||
291 | # Padding with leading zeroes for hex/oct/bin formats, but | |
292 | # without a prefix for density -- since the format is user | |
293 | # specified, there is no ambiguity. | |
294 | if fmt == 'hex': | |
295 | digits = (bits + 4 - 1) // 4 | |
296 | fmtchar = "X" | |
297 | elif fmt == 'oct': | |
298 | digits = (bits + 3 - 1) // 3 | |
299 | fmtchar = "o" | |
300 | elif fmt == 'bin': | |
301 | digits = bits | |
302 | fmtchar = "b" | |
303 | else: | |
304 | fmtchar = None | |
305 | if fmtchar is not None: | |
306 | fmt = "{{:0{:d}{:s}}}".format(digits, fmtchar) | |
307 | return fmt.format(v) | |
308 | ||
309 | return None | |
310 | ||
311 | def get_parity_bit(self, rxtx, signal): | |
312 | self.paritybit[rxtx] = signal | |
313 | ||
314 | if parity_ok(self.options['parity_type'], self.paritybit[rxtx], | |
315 | self.datavalue[rxtx], self.options['num_data_bits']): | |
316 | self.putp(['PARITYBIT', rxtx, self.paritybit[rxtx]]) | |
317 | self.putg([rxtx + 4, ['Parity bit', 'Parity', 'P']]) | |
318 | else: | |
319 | # TODO: Return expected/actual parity values. | |
320 | self.putp(['PARITY ERROR', rxtx, (0, 1)]) # FIXME: Dummy tuple... | |
321 | self.putg([rxtx + 6, ['Parity error', 'Parity err', 'PE']]) | |
322 | ||
323 | self.state[rxtx] = 'GET STOP BITS' | |
324 | ||
325 | # TODO: Currently only supports 1 stop bit. | |
326 | def get_stop_bits(self, rxtx, signal): | |
327 | self.stopbit1[rxtx] = signal | |
328 | ||
329 | # Stop bits must be 1. If not, we report an error. | |
330 | if self.stopbit1[rxtx] != 1: | |
331 | self.putp(['INVALID STOPBIT', rxtx, self.stopbit1[rxtx]]) | |
332 | self.putg([rxtx + 10, ['Frame error', 'Frame err', 'FE']]) | |
333 | # TODO: Abort? Ignore the frame? Other? | |
334 | ||
335 | self.putp(['STOPBIT', rxtx, self.stopbit1[rxtx]]) | |
336 | self.putg([rxtx + 4, ['Stop bit', 'Stop', 'T']]) | |
337 | ||
338 | self.state[rxtx] = 'WAIT FOR START BIT' | |
339 | ||
340 | def get_wait_cond(self, rxtx, inv): | |
341 | # Return condititions that are suitable for Decoder.wait(). Those | |
342 | # conditions either match the falling edge of the START bit, or | |
343 | # the sample point of the next bit time. | |
344 | state = self.state[rxtx] | |
345 | if state == 'WAIT FOR START BIT': | |
346 | return {rxtx: 'r' if inv else 'f'} | |
347 | if state == 'GET START BIT': | |
348 | bitnum = 0 | |
349 | elif state == 'GET DATA BITS': | |
350 | bitnum = 1 + self.cur_data_bit[rxtx] | |
351 | elif state == 'GET PARITY BIT': | |
352 | bitnum = 1 + self.options['num_data_bits'] | |
353 | elif state == 'GET STOP BITS': | |
354 | bitnum = 1 + self.options['num_data_bits'] | |
355 | bitnum += 0 if self.options['parity_type'] == 'none' else 1 | |
356 | want_num = ceil(self.get_sample_point(rxtx, bitnum)) | |
357 | return {'skip': want_num - self.samplenum} | |
358 | ||
359 | def inspect_sample(self, rxtx, signal, inv): | |
360 | # Inspect a sample returned by .wait() for the specified UART line. | |
361 | if inv: | |
362 | signal = not signal | |
363 | ||
364 | state = self.state[rxtx] | |
365 | if state == 'WAIT FOR START BIT': | |
366 | self.wait_for_start_bit(rxtx, signal) | |
367 | elif state == 'GET START BIT': | |
368 | self.get_start_bit(rxtx, signal) | |
369 | elif state == 'GET DATA BITS': | |
370 | self.get_data_bits(rxtx, signal) | |
371 | elif state == 'GET PARITY BIT': | |
372 | self.get_parity_bit(rxtx, signal) | |
373 | elif state == 'GET STOP BITS': | |
374 | self.get_stop_bits(rxtx, signal) | |
375 | ||
376 | def decode(self): | |
377 | if not self.samplerate: | |
378 | raise SamplerateError('Cannot decode without samplerate.') | |
379 | ||
380 | has_pin = [self.has_channel(ch) for ch in (RX, TX)] | |
381 | if has_pin == [False, False]: | |
382 | raise ChannelError('Either TX or RX (or both) pins required.') | |
383 | ||
384 | opt = self.options | |
385 | inv = [opt['invert_rx'] == 'yes', opt['invert_tx'] == 'yes'] | |
386 | cond_idx = [None] * len(has_pin) | |
387 | ||
388 | while True: | |
389 | conds = [] | |
390 | if has_pin[RX]: | |
391 | cond_idx[RX] = len(conds) | |
392 | conds.append(self.get_wait_cond(RX, inv[RX])) | |
393 | if has_pin[TX]: | |
394 | cond_idx[TX] = len(conds) | |
395 | conds.append(self.get_wait_cond(TX, inv[TX])) | |
396 | (rx, tx) = self.wait(conds) | |
397 | if cond_idx[RX] is not None and self.matched[cond_idx[RX]]: | |
398 | self.inspect_sample(RX, rx, inv[RX]) | |
399 | if cond_idx[TX] is not None and self.matched[cond_idx[TX]]: | |
400 | self.inspect_sample(TX, tx, inv[TX]) |