]> sigrok.org Git - libsigrokdecode.git/blame_incremental - decoders/spi/spi.py
srd: change struct srd_pd_output to have a path to the DI, not the decoder.
[libsigrokdecode.git] / decoders / spi / spi.py
... / ...
CommitLineData
1##
2## This file is part of the sigrok project.
3##
4## Copyright (C) 2011 Gareth McMullin <gareth@blacksphere.co.nz>
5## Copyright (C) 2012 Uwe Hermann <uwe@hermann-uwe.de>
6##
7## This program is free software; you can redistribute it and/or modify
8## it under the terms of the GNU General Public License as published by
9## the Free Software Foundation; either version 2 of the License, or
10## (at your option) any later version.
11##
12## This program is distributed in the hope that it will be useful,
13## but WITHOUT ANY WARRANTY; without even the implied warranty of
14## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15## GNU General Public License for more details.
16##
17## You should have received a copy of the GNU General Public License
18## along with this program; if not, write to the Free Software
19## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
20##
21
22import sigrokdecode as srd
23
24# Chip-select options
25ACTIVE_LOW = 0
26ACTIVE_HIGH = 1
27
28# Clock polarity options
29CPOL_0 = 0 # Clock is low when inactive
30CPOL_1 = 1 # Clock is high when inactive
31
32# Clock phase options
33CPHA_0 = 0 # Data is valid on the leading clock edge
34CPHA_1 = 1 # Data is valid on the trailing clock edge
35
36# Bit order options
37MSB_FIRST = 0
38LSB_FIRST = 1
39
40# Key: (CPOL, CPHA). Value: SPI mode.
41spi_mode = {
42 (0, 0): 0, # Mode 0
43 (0, 1): 1, # Mode 1
44 (1, 0): 2, # Mode 2
45 (1, 1): 3, # Mode 3
46}
47
48# Annotation formats
49ANN_HEX = 0
50
51class Decoder(srd.Decoder):
52 api_version = 1
53 id = 'spi'
54 name = 'SPI'
55 longname = 'Serial Peripheral Interface'
56 desc = '...desc...'
57 longdesc = '...longdesc...'
58 license = 'gplv2+'
59 inputs = ['logic']
60 outputs = ['spi']
61 probes = [
62 {'id': 'mosi', 'name': 'MOSI',
63 'desc': 'SPI MOSI line (Master out, slave in)'},
64 {'id': 'miso', 'name': 'MISO',
65 'desc': 'SPI MISO line (Master in, slave out)'},
66 {'id': 'sck', 'name': 'CLK', 'desc': 'SPI clock line'},
67 {'id': 'cs', 'name': 'CS#', 'desc': 'SPI CS (chip select) line'},
68 ]
69 options = {
70 'cs_polarity': ['CS# polarity', ACTIVE_LOW],
71 'cpol': ['Clock polarity', CPOL_0],
72 'cpha': ['Clock phase', CPHA_0],
73 'bitorder': ['Bit order within the SPI data', MSB_FIRST],
74 'wordsize': ['Word size of SPI data', 8], # 1-64?
75 }
76 annotations = [
77 ['Hex', 'SPI data bytes in hex format'],
78 ]
79
80 def __init__(self):
81 self.oldsck = 1
82 self.bitcount = 0
83 self.mosidata = 0
84 self.misodata = 0
85 self.bytesreceived = 0
86 self.samplenum = -1
87 self.cs_was_deasserted_during_data_word = 0
88
89 def start(self, metadata):
90 self.out_proto = self.add(srd.OUTPUT_PROTO, 'spi')
91 self.out_ann = self.add(srd.OUTPUT_ANN, 'spi')
92
93 def report(self):
94 return 'SPI: %d bytes received' % self.bytesreceived
95
96 def decode(self, ss, es, data):
97 # HACK! At the moment the number of probes is not handled correctly.
98 # E.g. if an input file (-i foo.sr) has more than two probes enabled.
99 # for (samplenum, (mosi, sck, x, y, z, a)) in data:
100 # for (samplenum, (cs, miso, sck, mosi, wp, hold)) in data:
101 for (samplenum, (cs, miso, sck, mosi, wp, hold)) in data:
102
103 self.samplenum += 1 # FIXME
104
105 # Ignore sample if the clock pin hasn't changed.
106 if sck == self.oldsck:
107 continue
108
109 self.oldsck = sck
110
111 # Sample data on rising/falling clock edge (depends on mode).
112 mode = spi_mode[self.options['cpol'], self.options['cpha']]
113 if mode == 0 and sck == 0: # Sample on rising clock edge
114 continue
115 elif mode == 1 and sck == 1: # Sample on falling clock edge
116 continue
117 elif mode == 2 and sck == 1: # Sample on falling clock edge
118 continue
119 elif mode == 3 and sck == 0: # Sample on rising clock edge
120 continue
121
122 # If this is the first bit, save its sample number.
123 if self.bitcount == 0:
124 self.start_sample = samplenum
125 active_low = (self.options['cs_polarity'] == ACTIVE_LOW)
126 deasserted = cs if active_low else not cs
127 if deasserted:
128 self.cs_was_deasserted_during_data_word = 1
129
130 # Receive MOSI bit into our shift register.
131 if self.options['bitorder'] == MSB_FIRST:
132 self.mosidata |= mosi << (self.options['wordsize'] - 1 - self.bitcount)
133 else:
134 self.mosidata |= mosi << self.bitcount
135
136 # Receive MISO bit into our shift register.
137 if self.options['bitorder'] == MSB_FIRST:
138 self.misodata |= miso << (self.options['wordsize'] - 1 - self.bitcount)
139 else:
140 self.misodata |= miso << self.bitcount
141
142 self.bitcount += 1
143
144 # Continue to receive if not a byte yet.
145 if self.bitcount != self.options['wordsize']:
146 continue
147
148 self.put(self.start_sample, self.samplenum, self.out_proto,
149 ['data', self.mosidata, self.misodata])
150 self.put(self.start_sample, self.samplenum, self.out_ann,
151 [ANN_HEX, ['MOSI: 0x%02x, MISO: 0x%02x' % (self.mosidata,
152 self.misodata)]])
153
154 if self.cs_was_deasserted_during_data_word:
155 self.put(self.start_sample, self.samplenum, self.out_ann,
156 [ANN_HEX, ['WARNING: CS# was deasserted during this '
157 'SPI data byte!']])
158
159 # Reset decoder state.
160 self.mosidata = 0
161 self.misodata = 0
162 self.bitcount = 0
163
164 # Keep stats for summary.
165 self.bytesreceived += 1
166