]>
Commit | Line | Data |
---|---|---|
702fa251 | 1 | ## |
50bd5d25 | 2 | ## This file is part of the libsigrokdecode project. |
702fa251 | 3 | ## |
e20f455c | 4 | ## Copyright (C) 2012-2013 Uwe Hermann <uwe@hermann-uwe.de> |
702fa251 UH |
5 | ## |
6 | ## This program is free software; you can redistribute it and/or modify | |
7 | ## it under the terms of the GNU General Public License as published by | |
8 | ## the Free Software Foundation; either version 2 of the License, or | |
9 | ## (at your option) any later version. | |
10 | ## | |
11 | ## This program is distributed in the hope that it will be useful, | |
12 | ## but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | ## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
14 | ## GNU General Public License for more details. | |
15 | ## | |
16 | ## You should have received a copy of the GNU General Public License | |
4539e9ca | 17 | ## along with this program; if not, see <http://www.gnu.org/licenses/>. |
702fa251 | 18 | ## |
702fa251 UH |
19 | |
20 | import sigrokdecode as srd | |
21 | ||
21cda951 UH |
22 | class SamplerateError(Exception): |
23 | pass | |
24 | ||
702fa251 | 25 | class Decoder(srd.Decoder): |
12851357 | 26 | api_version = 2 |
702fa251 UH |
27 | id = 'can' |
28 | name = 'CAN' | |
9e1437a0 | 29 | longname = 'Controller Area Network' |
702fa251 UH |
30 | desc = 'Field bus protocol for distributed realtime control.' |
31 | license = 'gplv2+' | |
32 | inputs = ['logic'] | |
33 | outputs = ['can'] | |
6a15597a | 34 | channels = ( |
702fa251 | 35 | {'id': 'can_rx', 'name': 'CAN RX', 'desc': 'CAN bus line'}, |
da9bcbd9 | 36 | ) |
84c1c0b5 | 37 | options = ( |
b0918d40 UH |
38 | {'id': 'bitrate', 'desc': 'Bitrate (bits/s)', 'default': 1000000}, |
39 | {'id': 'sample_point', 'desc': 'Sample point (%)', 'default': 70.0}, | |
84c1c0b5 | 40 | ) |
da9bcbd9 BV |
41 | annotations = ( |
42 | ('data', 'CAN payload data'), | |
43 | ('sof', 'Start of frame'), | |
44 | ('eof', 'End of frame'), | |
45 | ('id', 'Identifier'), | |
46 | ('ext-id', 'Extended identifier'), | |
47 | ('full-id', 'Full identifier'), | |
48 | ('ide', 'Identifier extension bit'), | |
49 | ('reserved-bit', 'Reserved bit 0 and 1'), | |
50 | ('rtr', 'Remote transmission request'), | |
51 | ('srr', 'Substitute remote request'), | |
52 | ('dlc', 'Data length count'), | |
53 | ('crc-sequence', 'CRC sequence'), | |
54 | ('crc-delimiter', 'CRC delimiter'), | |
55 | ('ack-slot', 'ACK slot'), | |
56 | ('ack-delimiter', 'ACK delimiter'), | |
57 | ('stuff-bit', 'Stuff bit'), | |
58 | ('warnings', 'Human-readable warnings'), | |
544038d9 | 59 | ('bit', 'Bit'), |
d4a28d0f UH |
60 | ) |
61 | annotation_rows = ( | |
544038d9 UH |
62 | ('bits', 'Bits', (15, 17)), |
63 | ('fields', 'Fields', tuple(range(15)) + (16,)), | |
da9bcbd9 | 64 | ) |
702fa251 | 65 | |
92b7b49f | 66 | def __init__(self): |
f372d597 | 67 | self.samplerate = None |
702fa251 UH |
68 | self.reset_variables() |
69 | ||
f372d597 | 70 | def start(self): |
be465111 | 71 | self.out_ann = self.register(srd.OUTPUT_ANN) |
702fa251 | 72 | |
f372d597 BV |
73 | def metadata(self, key, value): |
74 | if key == srd.SRD_CONF_SAMPLERATE: | |
75 | self.samplerate = value | |
76 | self.bit_width = float(self.samplerate) / float(self.options['bitrate']) | |
77 | self.bitpos = (self.bit_width / 100.0) * self.options['sample_point'] | |
702fa251 | 78 | |
4b1813b4 UH |
79 | # Generic helper for CAN bit annotations. |
80 | def putg(self, ss, es, data): | |
81 | left, right = int(self.bitpos), int(self.bit_width - self.bitpos) | |
82 | self.put(ss - left, es + right, self.out_ann, data) | |
83 | ||
84 | # Single-CAN-bit annotation using the current samplenum. | |
e20f455c | 85 | def putx(self, data): |
4b1813b4 UH |
86 | self.putg(self.samplenum, self.samplenum, data) |
87 | ||
88 | # Single-CAN-bit annotation using the samplenum of CAN bit 12. | |
89 | def put12(self, data): | |
90 | self.putg(self.ss_bit12, self.ss_bit12, data) | |
91 | ||
92 | # Multi-CAN-bit annotation from self.ss_block to current samplenum. | |
93 | def putb(self, data): | |
94 | self.putg(self.ss_block, self.samplenum, data) | |
e20f455c | 95 | |
702fa251 UH |
96 | def reset_variables(self): |
97 | self.state = 'IDLE' | |
98 | self.sof = self.frame_type = self.dlc = None | |
99 | self.rawbits = [] # All bits, including stuff bits | |
100 | self.bits = [] # Only actual CAN frame bits (no stuff bits) | |
101 | self.curbit = 0 # Current bit of CAN frame (bit 0 == SOF) | |
102 | self.last_databit = 999 # Positive value that bitnum+x will never match | |
4b1813b4 UH |
103 | self.ss_block = None |
104 | self.ss_bit12 = None | |
105 | self.ss_databytebits = [] | |
702fa251 UH |
106 | |
107 | # Return True if we reached the desired bit position, False otherwise. | |
108 | def reached_bit(self, bitnum): | |
109 | bitpos = int(self.sof + (self.bit_width * bitnum) + self.bitpos) | |
110 | if self.samplenum >= bitpos: | |
111 | return True | |
112 | return False | |
113 | ||
114 | def is_stuff_bit(self): | |
115 | # CAN uses NRZ encoding and bit stuffing. | |
116 | # After 5 identical bits, a stuff bit of opposite value is added. | |
117 | last_6_bits = self.rawbits[-6:] | |
118 | if last_6_bits not in ([0, 0, 0, 0, 0, 1], [1, 1, 1, 1, 1, 0]): | |
119 | return False | |
120 | ||
121 | # Stuff bit. Keep it in self.rawbits, but drop it from self.bits. | |
702fa251 UH |
122 | self.bits.pop() # Drop last bit. |
123 | return True | |
124 | ||
125 | def is_valid_crc(self, crc_bits): | |
126 | return True # TODO | |
127 | ||
128 | def decode_error_frame(self, bits): | |
129 | pass # TODO | |
130 | ||
131 | def decode_overload_frame(self, bits): | |
132 | pass # TODO | |
133 | ||
134 | # Both standard and extended frames end with CRC, CRC delimiter, ACK, | |
135 | # ACK delimiter, and EOF fields. Handle them in a common function. | |
136 | # Returns True if the frame ended (EOF), False otherwise. | |
137 | def decode_frame_end(self, can_rx, bitnum): | |
138 | ||
4b1813b4 UH |
139 | # Remember start of CRC sequence (see below). |
140 | if bitnum == (self.last_databit + 1): | |
141 | self.ss_block = self.samplenum | |
142 | ||
702fa251 | 143 | # CRC sequence (15 bits) |
4b1813b4 | 144 | elif bitnum == (self.last_databit + 15): |
702fa251 UH |
145 | x = self.last_databit + 1 |
146 | crc_bits = self.bits[x:x + 15 + 1] | |
147 | self.crc = int(''.join(str(d) for d in crc_bits), 2) | |
74c9bb3c UH |
148 | self.putb([11, ['CRC sequence: 0x%04x' % self.crc, |
149 | 'CRC: 0x%04x' % self.crc, 'CRC']]) | |
702fa251 | 150 | if not self.is_valid_crc(crc_bits): |
74c9bb3c | 151 | self.putb([16, ['CRC is invalid']]) |
702fa251 UH |
152 | |
153 | # CRC delimiter bit (recessive) | |
154 | elif bitnum == (self.last_databit + 16): | |
74c9bb3c UH |
155 | self.putx([12, ['CRC delimiter: %d' % can_rx, |
156 | 'CRC d: %d' % can_rx, 'CRC d']]) | |
702fa251 UH |
157 | |
158 | # ACK slot bit (dominant: ACK, recessive: NACK) | |
159 | elif bitnum == (self.last_databit + 17): | |
160 | ack = 'ACK' if can_rx == 0 else 'NACK' | |
74c9bb3c | 161 | self.putx([13, ['ACK slot: %s' % ack, 'ACK s: %s' % ack, 'ACK s']]) |
702fa251 UH |
162 | |
163 | # ACK delimiter bit (recessive) | |
164 | elif bitnum == (self.last_databit + 18): | |
74c9bb3c UH |
165 | self.putx([14, ['ACK delimiter: %d' % can_rx, |
166 | 'ACK d: %d' % can_rx, 'ACK d']]) | |
702fa251 | 167 | |
4b1813b4 UH |
168 | # Remember start of EOF (see below). |
169 | elif bitnum == (self.last_databit + 19): | |
170 | self.ss_block = self.samplenum | |
171 | ||
702fa251 UH |
172 | # End of frame (EOF), 7 recessive bits |
173 | elif bitnum == (self.last_databit + 25): | |
74c9bb3c | 174 | self.putb([2, ['End of frame', 'EOF', 'E']]) |
702fa251 UH |
175 | self.reset_variables() |
176 | return True | |
177 | ||
178 | return False | |
179 | ||
180 | # Returns True if the frame ended (EOF), False otherwise. | |
181 | def decode_standard_frame(self, can_rx, bitnum): | |
182 | ||
183 | # Bit 14: RB0 (reserved bit) | |
184 | # Has to be sent dominant, but receivers should accept recessive too. | |
185 | if bitnum == 14: | |
74c9bb3c | 186 | self.putx([7, ['Reserved bit 0: %d' % can_rx, |
534ae912 | 187 | 'RB0: %d' % can_rx, 'RB0']]) |
702fa251 UH |
188 | |
189 | # Bit 12: Remote transmission request (RTR) bit | |
190 | # Data frame: dominant, remote frame: recessive | |
191 | # Remote frames do not contain a data field. | |
192 | rtr = 'remote' if self.bits[12] == 1 else 'data' | |
74c9bb3c | 193 | self.put12([8, ['Remote transmission request: %s frame' % rtr, |
534ae912 | 194 | 'RTR: %s frame' % rtr, 'RTR']]) |
4b1813b4 UH |
195 | |
196 | # Remember start of DLC (see below). | |
197 | elif bitnum == 15: | |
198 | self.ss_block = self.samplenum | |
702fa251 UH |
199 | |
200 | # Bits 15-18: Data length code (DLC), in number of bytes (0-8). | |
201 | elif bitnum == 18: | |
202 | self.dlc = int(''.join(str(d) for d in self.bits[15:18 + 1]), 2) | |
74c9bb3c UH |
203 | self.putb([10, ['Data length code: %d' % self.dlc, |
204 | 'DLC: %d' % self.dlc, 'DLC']]) | |
702fa251 UH |
205 | self.last_databit = 18 + (self.dlc * 8) |
206 | ||
4b1813b4 UH |
207 | # Remember all databyte bits, except the very last one. |
208 | elif bitnum in range(19, self.last_databit): | |
209 | self.ss_databytebits.append(self.samplenum) | |
210 | ||
702fa251 UH |
211 | # Bits 19-X: Data field (0-8 bytes, depending on DLC) |
212 | # The bits within a data byte are transferred MSB-first. | |
213 | elif bitnum == self.last_databit: | |
4b1813b4 | 214 | self.ss_databytebits.append(self.samplenum) # Last databyte bit. |
702fa251 UH |
215 | for i in range(self.dlc): |
216 | x = 18 + (8 * i) + 1 | |
217 | b = int(''.join(str(d) for d in self.bits[x:x + 8]), 2) | |
4b1813b4 UH |
218 | ss = self.ss_databytebits[i * 8] |
219 | es = self.ss_databytebits[((i + 1) * 8) - 1] | |
534ae912 UH |
220 | self.putg(ss, es, [0, ['Data byte %d: 0x%02x' % (i, b), |
221 | 'DB %d: 0x%02x' % (i, b), 'DB']]) | |
4b1813b4 | 222 | self.ss_databytebits = [] |
702fa251 UH |
223 | |
224 | elif bitnum > self.last_databit: | |
225 | return self.decode_frame_end(can_rx, bitnum) | |
226 | ||
227 | return False | |
228 | ||
229 | # Returns True if the frame ended (EOF), False otherwise. | |
230 | def decode_extended_frame(self, can_rx, bitnum): | |
231 | ||
4b1813b4 UH |
232 | # Remember start of EID (see below). |
233 | if bitnum == 14: | |
234 | self.ss_block = self.samplenum | |
235 | ||
702fa251 | 236 | # Bits 14-31: Extended identifier (EID[17..0]) |
4b1813b4 | 237 | elif bitnum == 31: |
702fa251 | 238 | self.eid = int(''.join(str(d) for d in self.bits[14:]), 2) |
534ae912 | 239 | s = '%d (0x%x)' % (self.eid, self.eid) |
74c9bb3c | 240 | self.putb([4, ['Extended Identifier: %s' % s, |
534ae912 | 241 | 'Extended ID: %s' % s, 'Extended ID', 'EID']]) |
702fa251 UH |
242 | |
243 | self.fullid = self.id << 18 | self.eid | |
534ae912 | 244 | s = '%d (0x%x)' % (self.fullid, self.fullid) |
74c9bb3c | 245 | self.putb([5, ['Full Identifier: %s' % s, 'Full ID: %s' % s, |
534ae912 | 246 | 'Full ID', 'FID']]) |
702fa251 UH |
247 | |
248 | # Bit 12: Substitute remote request (SRR) bit | |
74c9bb3c | 249 | self.put12([9, ['Substitute remote request: %d' % self.bits[12], |
534ae912 | 250 | 'SRR: %d' % self.bits[12], 'SRR']]) |
702fa251 UH |
251 | |
252 | # Bit 32: Remote transmission request (RTR) bit | |
253 | # Data frame: dominant, remote frame: recessive | |
254 | # Remote frames do not contain a data field. | |
255 | if bitnum == 32: | |
256 | rtr = 'remote' if can_rx == 1 else 'data' | |
74c9bb3c | 257 | self.putx([8, ['Remote transmission request: %s frame' % rtr, |
534ae912 | 258 | 'RTR: %s frame' % rtr, 'RTR']]) |
702fa251 UH |
259 | |
260 | # Bit 33: RB1 (reserved bit) | |
261 | elif bitnum == 33: | |
74c9bb3c | 262 | self.putx([7, ['Reserved bit 1: %d' % can_rx, |
534ae912 | 263 | 'RB1: %d' % can_rx, 'RB1']]) |
702fa251 UH |
264 | |
265 | # Bit 34: RB0 (reserved bit) | |
266 | elif bitnum == 34: | |
74c9bb3c | 267 | self.putx([7, ['Reserved bit 0: %d' % can_rx, |
534ae912 | 268 | 'RB0: %d' % can_rx, 'RB0']]) |
702fa251 | 269 | |
4b1813b4 UH |
270 | # Remember start of DLC (see below). |
271 | elif bitnum == 35: | |
272 | self.ss_block = self.samplenum | |
273 | ||
702fa251 UH |
274 | # Bits 35-38: Data length code (DLC), in number of bytes (0-8). |
275 | elif bitnum == 38: | |
276 | self.dlc = int(''.join(str(d) for d in self.bits[35:38 + 1]), 2) | |
74c9bb3c UH |
277 | self.putb([10, ['Data length code: %d' % self.dlc, |
278 | 'DLC: %d' % self.dlc, 'DLC']]) | |
702fa251 UH |
279 | self.last_databit = 38 + (self.dlc * 8) |
280 | ||
4b1813b4 UH |
281 | # Remember all databyte bits, except the very last one. |
282 | elif bitnum in range(39, self.last_databit): | |
283 | self.ss_databytebits.append(self.samplenum) | |
284 | ||
702fa251 UH |
285 | # Bits 39-X: Data field (0-8 bytes, depending on DLC) |
286 | # The bits within a data byte are transferred MSB-first. | |
287 | elif bitnum == self.last_databit: | |
4b1813b4 | 288 | self.ss_databytebits.append(self.samplenum) # Last databyte bit. |
702fa251 UH |
289 | for i in range(self.dlc): |
290 | x = 38 + (8 * i) + 1 | |
291 | b = int(''.join(str(d) for d in self.bits[x:x + 8]), 2) | |
4b1813b4 UH |
292 | ss = self.ss_databytebits[i * 8] |
293 | es = self.ss_databytebits[((i + 1) * 8) - 1] | |
534ae912 UH |
294 | self.putg(ss, es, [0, ['Data byte %d: 0x%02x' % (i, b), |
295 | 'DB %d: 0x%02x' % (i, b), 'DB']]) | |
4b1813b4 | 296 | self.ss_databytebits = [] |
702fa251 UH |
297 | |
298 | elif bitnum > self.last_databit: | |
299 | return self.decode_frame_end(can_rx, bitnum) | |
300 | ||
301 | return False | |
302 | ||
303 | def handle_bit(self, can_rx): | |
304 | self.rawbits.append(can_rx) | |
305 | self.bits.append(can_rx) | |
306 | ||
307 | # Get the index of the current CAN frame bit (without stuff bits). | |
308 | bitnum = len(self.bits) - 1 | |
309 | ||
702fa251 UH |
310 | # If this is a stuff bit, remove it from self.bits and ignore it. |
311 | if self.is_stuff_bit(): | |
544038d9 | 312 | self.putx([15, [str(can_rx)]]) |
702fa251 UH |
313 | self.curbit += 1 # Increase self.curbit (bitnum is not affected). |
314 | return | |
544038d9 UH |
315 | else: |
316 | self.putx([17, [str(can_rx)]]) | |
702fa251 UH |
317 | |
318 | # Bit 0: Start of frame (SOF) bit | |
319 | if bitnum == 0: | |
320 | if can_rx == 0: | |
74c9bb3c | 321 | self.putx([1, ['Start of frame', 'SOF', 'S']]) |
702fa251 | 322 | else: |
74c9bb3c | 323 | self.putx([16, ['Start of frame (SOF) must be a dominant bit']]) |
702fa251 | 324 | |
4b1813b4 UH |
325 | # Remember start of ID (see below). |
326 | elif bitnum == 1: | |
327 | self.ss_block = self.samplenum | |
328 | ||
702fa251 UH |
329 | # Bits 1-11: Identifier (ID[10..0]) |
330 | # The bits ID[10..4] must NOT be all recessive. | |
331 | elif bitnum == 11: | |
332 | self.id = int(''.join(str(d) for d in self.bits[1:]), 2) | |
534ae912 | 333 | s = '%d (0x%x)' % (self.id, self.id), |
74c9bb3c | 334 | self.putb([3, ['Identifier: %s' % s, 'ID: %s' % s, 'ID']]) |
702fa251 UH |
335 | |
336 | # RTR or SRR bit, depending on frame type (gets handled later). | |
337 | elif bitnum == 12: | |
4b1813b4 UH |
338 | # self.putx([0, ['RTR/SRR: %d' % can_rx]]) # Debug only. |
339 | self.ss_bit12 = self.samplenum | |
702fa251 UH |
340 | |
341 | # Bit 13: Identifier extension (IDE) bit | |
342 | # Standard frame: dominant, extended frame: recessive | |
343 | elif bitnum == 13: | |
344 | ide = self.frame_type = 'standard' if can_rx == 0 else 'extended' | |
74c9bb3c | 345 | self.putx([6, ['Identifier extension bit: %s frame' % ide, |
534ae912 | 346 | 'IDE: %s frame' % ide, 'IDE']]) |
702fa251 UH |
347 | |
348 | # Bits 14-X: Frame-type dependent, passed to the resp. handlers. | |
349 | elif bitnum >= 14: | |
350 | if self.frame_type == 'standard': | |
351 | done = self.decode_standard_frame(can_rx, bitnum) | |
352 | else: | |
353 | done = self.decode_extended_frame(can_rx, bitnum) | |
354 | ||
355 | # The handlers return True if a frame ended (EOF). | |
356 | if done: | |
357 | return | |
358 | ||
359 | # After a frame there are 3 intermission bits (recessive). | |
360 | # After these bits, the bus is considered free. | |
361 | ||
362 | self.curbit += 1 | |
363 | ||
364 | def decode(self, ss, es, data): | |
21cda951 UH |
365 | if not self.samplerate: |
366 | raise SamplerateError('Cannot decode without samplerate.') | |
702fa251 UH |
367 | for (self.samplenum, pins) in data: |
368 | ||
369 | (can_rx,) = pins | |
370 | ||
371 | # State machine. | |
372 | if self.state == 'IDLE': | |
373 | # Wait for a dominant state (logic 0) on the bus. | |
374 | if can_rx == 1: | |
375 | continue | |
376 | self.sof = self.samplenum | |
702fa251 UH |
377 | self.state = 'GET BITS' |
378 | elif self.state == 'GET BITS': | |
379 | # Wait until we're in the correct bit/sampling position. | |
380 | if not self.reached_bit(self.curbit): | |
381 | continue | |
382 | self.handle_bit(can_rx) |