]> sigrok.org Git - libsigrokdecode.git/blame - decoders/uart/pd.py
uart: Move OUTPUT_PROTO format description to pd.py.
[libsigrokdecode.git] / decoders / uart / pd.py
CommitLineData
f44d2db2 1##
50bd5d25 2## This file is part of the libsigrokdecode project.
f44d2db2 3##
15ac6604 4## Copyright (C) 2011-2013 Uwe Hermann <uwe@hermann-uwe.de>
f44d2db2
UH
5##
6## This program is free software; you can redistribute it and/or modify
7## it under the terms of the GNU General Public License as published by
8## the Free Software Foundation; either version 2 of the License, or
9## (at your option) any later version.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
16## You should have received a copy of the GNU General Public License
17## along with this program; if not, write to the Free Software
18## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19##
20
f44d2db2 21# UART protocol decoder
f44d2db2 22
677d597b 23import sigrokdecode as srd
f44d2db2 24
4cace3b8
UH
25'''
26Protocol output format:
27
28UART packet:
29[<packet-type>, <rxtx>, <packet-data>]
30
31This is the list of <packet-type>s and their respective <packet-data>:
32 - 'STARTBIT': The data is the (integer) value of the start bit (0/1).
33 - 'DATA': The data is the (integer) value of the UART data. Valid values
34 range from 0 to 512 (as the data can be up to 9 bits in size).
35 - 'PARITYBIT': The data is the (integer) value of the parity bit (0/1).
36 - 'STOPBIT': The data is the (integer) value of the stop bit (0 or 1).
37 - 'INVALID STARTBIT': The data is the (integer) value of the start bit (0/1).
38 - 'INVALID STOPBIT': The data is the (integer) value of the stop bit (0/1).
39 - 'PARITY ERROR': The data is a tuple with two entries. The first one is
40 the expected parity value, the second is the actual parity value.
41 - TODO: Frame error?
42
43The <rxtx> field is 0 for RX packets, 1 for TX packets.
44'''
45
97cca21f
UH
46# Used for differentiating between the two data directions.
47RX = 0
48TX = 1
49
f44d2db2
UH
50# Given a parity type to check (odd, even, zero, one), the value of the
51# parity bit, the value of the data, and the length of the data (5-9 bits,
52# usually 8 bits) return True if the parity is correct, False otherwise.
a7fc4c34 53# 'none' is _not_ allowed as value for 'parity_type'.
f44d2db2
UH
54def parity_ok(parity_type, parity_bit, data, num_data_bits):
55
56 # Handle easy cases first (parity bit is always 1 or 0).
a7fc4c34 57 if parity_type == 'zero':
f44d2db2 58 return parity_bit == 0
a7fc4c34 59 elif parity_type == 'one':
f44d2db2
UH
60 return parity_bit == 1
61
62 # Count number of 1 (high) bits in the data (and the parity bit itself!).
ac941bf9 63 ones = bin(data).count('1') + parity_bit
f44d2db2
UH
64
65 # Check for odd/even parity.
a7fc4c34 66 if parity_type == 'odd':
ac941bf9 67 return (ones % 2) == 1
a7fc4c34 68 elif parity_type == 'even':
ac941bf9 69 return (ones % 2) == 0
f44d2db2
UH
70 else:
71 raise Exception('Invalid parity type: %d' % parity_type)
72
677d597b 73class Decoder(srd.Decoder):
a2c2afd9 74 api_version = 1
f44d2db2
UH
75 id = 'uart'
76 name = 'UART'
3d3da57d 77 longname = 'Universal Asynchronous Receiver/Transmitter'
a465436e 78 desc = 'Asynchronous, serial bus.'
f44d2db2
UH
79 license = 'gplv2+'
80 inputs = ['logic']
81 outputs = ['uart']
29ed0f4c 82 probes = [
f44d2db2
UH
83 # Allow specifying only one of the signals, e.g. if only one data
84 # direction exists (or is relevant).
29ed0f4c
UH
85 {'id': 'rx', 'name': 'RX', 'desc': 'UART receive line'},
86 {'id': 'tx', 'name': 'TX', 'desc': 'UART transmit line'},
87 ]
b77614bc 88 optional_probes = []
f44d2db2 89 options = {
97cca21f 90 'baudrate': ['Baud rate', 115200],
f44d2db2 91 'num_data_bits': ['Data bits', 8], # Valid: 5-9.
a7fc4c34
UH
92 'parity_type': ['Parity type', 'none'],
93 'parity_check': ['Check parity?', 'yes'], # TODO: Bool supported?
94 'num_stop_bits': ['Stop bit(s)', '1'], # String! 0, 0.5, 1, 1.5.
95 'bit_order': ['Bit order', 'lsb-first'],
3006c663 96 'format': ['Data format', 'ascii'], # ascii/dec/hex/oct/bin
f44d2db2 97 # TODO: Options to invert the signal(s).
f44d2db2 98 }
e97b6ef5 99 annotations = [
3006c663 100 ['Data', 'UART data'],
1bb57ab8 101 ]
f44d2db2 102
97cca21f 103 def putx(self, rxtx, data):
15ac6604
UH
104 s, halfbit = self.startsample[rxtx], int(self.bit_width / 2)
105 self.put(s - halfbit, self.samplenum + halfbit, self.out_ann, data)
106
107 def putg(self, data):
108 s, halfbit = self.samplenum, int(self.bit_width / 2)
109 self.put(s - halfbit, s + halfbit, self.out_ann, data)
110
111 def putp(self, data):
112 s, halfbit = self.samplenum, int(self.bit_width / 2)
113 self.put(s - halfbit, s + halfbit, self.out_proto, data)
97cca21f 114
f44d2db2 115 def __init__(self, **kwargs):
f44d2db2 116 self.samplenum = 0
97cca21f
UH
117 self.frame_start = [-1, -1]
118 self.startbit = [-1, -1]
119 self.cur_data_bit = [0, 0]
120 self.databyte = [0, 0]
1ccef461 121 self.paritybit = [-1, -1]
97cca21f
UH
122 self.stopbit1 = [-1, -1]
123 self.startsample = [-1, -1]
2b716038 124 self.state = ['WAIT FOR START BIT', 'WAIT FOR START BIT']
83be7b83
UH
125 self.oldbit = [1, 1]
126 self.oldpins = [1, 1]
f44d2db2
UH
127
128 def start(self, metadata):
f44d2db2 129 self.samplerate = metadata['samplerate']
56202222
UH
130 self.out_proto = self.add(srd.OUTPUT_PROTO, 'uart')
131 self.out_ann = self.add(srd.OUTPUT_ANN, 'uart')
f44d2db2 132
f44d2db2 133 # The width of one UART bit in number of samples.
4a04ece4
UH
134 self.bit_width = \
135 float(self.samplerate) / float(self.options['baudrate'])
f44d2db2
UH
136
137 def report(self):
138 pass
139
140 # Return true if we reached the middle of the desired bit, false otherwise.
97cca21f 141 def reached_bit(self, rxtx, bitnum):
f44d2db2
UH
142 # bitpos is the samplenumber which is in the middle of the
143 # specified UART bit (0 = start bit, 1..x = data, x+1 = parity bit
144 # (if used) or the first stop bit, and so on).
97cca21f 145 bitpos = self.frame_start[rxtx] + (self.bit_width / 2.0)
f44d2db2
UH
146 bitpos += bitnum * self.bit_width
147 if self.samplenum >= bitpos:
148 return True
149 return False
150
97cca21f
UH
151 def reached_bit_last(self, rxtx, bitnum):
152 bitpos = self.frame_start[rxtx] + ((bitnum + 1) * self.bit_width)
f44d2db2
UH
153 if self.samplenum >= bitpos:
154 return True
155 return False
156
97cca21f 157 def wait_for_start_bit(self, rxtx, old_signal, signal):
f44d2db2
UH
158 # The start bit is always 0 (low). As the idle UART (and the stop bit)
159 # level is 1 (high), the beginning of a start bit is a falling edge.
160 if not (old_signal == 1 and signal == 0):
161 return
162
163 # Save the sample number where the start bit begins.
97cca21f 164 self.frame_start[rxtx] = self.samplenum
f44d2db2 165
2b716038 166 self.state[rxtx] = 'GET START BIT'
f44d2db2 167
97cca21f 168 def get_start_bit(self, rxtx, signal):
f44d2db2 169 # Skip samples until we're in the middle of the start bit.
97cca21f 170 if not self.reached_bit(rxtx, 0):
1bb57ab8 171 return
f44d2db2 172
97cca21f 173 self.startbit[rxtx] = signal
f44d2db2 174
5cc4b6a0 175 # The startbit must be 0. If not, we report an error.
97cca21f 176 if self.startbit[rxtx] != 0:
15ac6604 177 self.putp(['INVALID STARTBIT', rxtx, self.startbit[rxtx]])
5cc4b6a0 178 # TODO: Abort? Ignore rest of the frame?
f44d2db2 179
97cca21f
UH
180 self.cur_data_bit[rxtx] = 0
181 self.databyte[rxtx] = 0
182 self.startsample[rxtx] = -1
f44d2db2 183
2b716038 184 self.state[rxtx] = 'GET DATA BITS'
f44d2db2 185
15ac6604 186 self.putp(['STARTBIT', rxtx, self.startbit[rxtx]])
3006c663 187 self.putg([0, ['Start bit', 'Start', 'S']])
f44d2db2 188
97cca21f 189 def get_data_bits(self, rxtx, signal):
f44d2db2 190 # Skip samples until we're in the middle of the desired data bit.
97cca21f 191 if not self.reached_bit(rxtx, self.cur_data_bit[rxtx] + 1):
1bb57ab8 192 return
f44d2db2 193
15ac6604 194 # Save the sample number of the middle of the first data bit.
97cca21f
UH
195 if self.startsample[rxtx] == -1:
196 self.startsample[rxtx] = self.samplenum
f44d2db2
UH
197
198 # Get the next data bit in LSB-first or MSB-first fashion.
a7fc4c34 199 if self.options['bit_order'] == 'lsb-first':
97cca21f 200 self.databyte[rxtx] >>= 1
fd4aa8aa
UH
201 self.databyte[rxtx] |= \
202 (signal << (self.options['num_data_bits'] - 1))
a7fc4c34 203 elif self.options['bit_order'] == 'msb-first':
97cca21f
UH
204 self.databyte[rxtx] <<= 1
205 self.databyte[rxtx] |= (signal << 0)
f44d2db2 206 else:
a7fc4c34 207 raise Exception('Invalid bit order value: %s',
4a04ece4 208 self.options['bit_order'])
f44d2db2
UH
209
210 # Return here, unless we already received all data bits.
4a04ece4 211 if self.cur_data_bit[rxtx] < self.options['num_data_bits'] - 1:
97cca21f 212 self.cur_data_bit[rxtx] += 1
1bb57ab8 213 return
f44d2db2 214
2b716038 215 self.state[rxtx] = 'GET PARITY BIT'
f44d2db2 216
15ac6604 217 self.putp(['DATA', rxtx, self.databyte[rxtx]])
f44d2db2 218
97cca21f 219 s = 'RX: ' if (rxtx == RX) else 'TX: '
3006c663
UH
220 b, f = self.databyte[rxtx], self.options['format']
221 if f == 'ascii':
222 self.putx(rxtx, [0, [s + chr(b)]])
223 elif f == 'dec':
224 self.putx(rxtx, [0, [s + str(b)]])
225 elif f == 'hex':
226 self.putx(rxtx, [0, [s + hex(b)[2:]]])
227 elif f == 'oct':
228 self.putx(rxtx, [0, [s + oct(b)[2:]]])
229 elif f == 'bin':
230 self.putx(rxtx, [0, [s + bin(b)[2:]]])
231 else:
232 raise Exception('Invalid data format option: %s' % f)
f44d2db2 233
97cca21f 234 def get_parity_bit(self, rxtx, signal):
f44d2db2 235 # If no parity is used/configured, skip to the next state immediately.
a7fc4c34 236 if self.options['parity_type'] == 'none':
2b716038 237 self.state[rxtx] = 'GET STOP BITS'
1bb57ab8 238 return
f44d2db2
UH
239
240 # Skip samples until we're in the middle of the parity bit.
4a04ece4 241 if not self.reached_bit(rxtx, self.options['num_data_bits'] + 1):
1bb57ab8 242 return
f44d2db2 243
97cca21f 244 self.paritybit[rxtx] = signal
f44d2db2 245
2b716038 246 self.state[rxtx] = 'GET STOP BITS'
f44d2db2 247
ac941bf9 248 if parity_ok(self.options['parity_type'], self.paritybit[rxtx],
4a04ece4 249 self.databyte[rxtx], self.options['num_data_bits']):
15ac6604 250 self.putp(['PARITYBIT', rxtx, self.paritybit[rxtx]])
3006c663 251 self.putg([0, ['Parity bit', 'Parity', 'P']])
f44d2db2 252 else:
61132abd 253 # TODO: Return expected/actual parity values.
15ac6604 254 self.putp(['PARITY ERROR', rxtx, (0, 1)]) # FIXME: Dummy tuple...
3006c663 255 self.putg([0, ['Parity error', 'Parity err', 'PE']])
f44d2db2
UH
256
257 # TODO: Currently only supports 1 stop bit.
97cca21f 258 def get_stop_bits(self, rxtx, signal):
f44d2db2 259 # Skip samples until we're in the middle of the stop bit(s).
a7fc4c34 260 skip_parity = 0 if self.options['parity_type'] == 'none' else 1
4a04ece4
UH
261 b = self.options['num_data_bits'] + 1 + skip_parity
262 if not self.reached_bit(rxtx, b):
1bb57ab8 263 return
f44d2db2 264
97cca21f 265 self.stopbit1[rxtx] = signal
f44d2db2 266
5cc4b6a0 267 # Stop bits must be 1. If not, we report an error.
97cca21f 268 if self.stopbit1[rxtx] != 1:
15ac6604 269 self.putp(['INVALID STOPBIT', rxtx, self.stopbit1[rxtx]])
5cc4b6a0 270 # TODO: Abort? Ignore the frame? Other?
f44d2db2 271
2b716038 272 self.state[rxtx] = 'WAIT FOR START BIT'
f44d2db2 273
15ac6604 274 self.putp(['STOPBIT', rxtx, self.stopbit1[rxtx]])
3006c663 275 self.putg([0, ['Stop bit', 'Stop', 'T']])
f44d2db2 276
decde15e
UH
277 def decode(self, ss, es, data):
278 # TODO: Either RX or TX could be omitted (optional probe).
2fcd7c22
UH
279 for (self.samplenum, pins) in data:
280
b0827236
UH
281 # Note: Ignoring identical samples here for performance reasons
282 # is not possible for this PD, at least not in the current state.
283 # if self.oldpins == pins:
284 # continue
2fcd7c22 285 self.oldpins, (rx, tx) = pins, pins
f44d2db2 286
f44d2db2 287 # State machine.
97cca21f
UH
288 for rxtx in (RX, TX):
289 signal = rx if (rxtx == RX) else tx
290
2b716038 291 if self.state[rxtx] == 'WAIT FOR START BIT':
97cca21f 292 self.wait_for_start_bit(rxtx, self.oldbit[rxtx], signal)
2b716038 293 elif self.state[rxtx] == 'GET START BIT':
97cca21f 294 self.get_start_bit(rxtx, signal)
2b716038 295 elif self.state[rxtx] == 'GET DATA BITS':
97cca21f 296 self.get_data_bits(rxtx, signal)
2b716038 297 elif self.state[rxtx] == 'GET PARITY BIT':
97cca21f 298 self.get_parity_bit(rxtx, signal)
2b716038 299 elif self.state[rxtx] == 'GET STOP BITS':
97cca21f
UH
300 self.get_stop_bits(rxtx, signal)
301 else:
0eeeb544 302 raise Exception('Invalid state: %s' % self.state[rxtx])
97cca21f
UH
303
304 # Save current RX/TX values for the next round.
305 self.oldbit[rxtx] = signal
f44d2db2 306