]> sigrok.org Git - libsigrok.git/blame - src/hardware/hantek-dso/protocol.h
drivers: Use NUM_CHANNELS in favor of hardcoded values.
[libsigrok.git] / src / hardware / hantek-dso / protocol.h
CommitLineData
3b533202 1/*
50985c20 2 * This file is part of the libsigrok project.
3b533202
BV
3 *
4 * Copyright (C) 2012 Bert Vermeulen <bert@biot.com>
5 * With protocol information from the hantekdso project,
6 * Copyright (C) 2008 Oleg Khudyakov <prcoder@gmail.com>
7 *
8 * This program is free software: you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation, either version 3 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program. If not, see <http://www.gnu.org/licenses/>.
20 */
21
caeb8d7a
UH
22#ifndef LIBSIGROK_HARDWARE_HANTEK_DSO_PROTOCOL_H
23#define LIBSIGROK_HARDWARE_HANTEK_DSO_PROTOCOL_H
3b533202 24
3544f848 25#define LOG_PREFIX "hantek-dso"
cbc6f3b2 26
8c971b6e
BV
27#define USB_INTERFACE 0
28#define USB_CONFIGURATION 1
29#define DSO_EP_IN 0x86
30#define DSO_EP_OUT 0x02
3b533202
BV
31
32/* FX2 renumeration delay in ms */
8c971b6e 33#define MAX_RENUM_DELAY_MS 3000
3b533202 34
8c971b6e 35#define MAX_CAPTURE_EMPTY 3
3b533202 36
8c971b6e
BV
37#define DEFAULT_VOLTAGE VDIV_500MV
38#define DEFAULT_FRAMESIZE FRAMESIZE_SMALL
39#define DEFAULT_TIMEBASE TIME_100us
40#define DEFAULT_TRIGGER_SOURCE "CH1"
41#define DEFAULT_COUPLING COUPLING_DC
42#define DEFAULT_HORIZ_TRIGGERPOS 0.5
43#define DEFAULT_VERT_OFFSET 0.5
44#define DEFAULT_VERT_TRIGGERPOS 0.5
3b533202 45
8c971b6e 46#define MAX_VERT_TRIGGER 0xfe
3b533202
BV
47
48/* Hantek DSO-specific protocol values */
8c971b6e 49#define EEPROM_CHANNEL_OFFSETS 0x08
3b533202 50
034accb5 51/* All models have this for their "fast" mode. */
1a46cc62 52#define FRAMESIZE_SMALL (10 * 1024)
3b533202 53
b3fd0993
UH
54#define NUM_CHANNELS 2
55
3b533202
BV
56enum control_requests {
57 CTRL_READ_EEPROM = 0xa2,
58 CTRL_GETSPEED = 0xb2,
59 CTRL_BEGINCOMMAND = 0xb3,
60 CTRL_SETOFFSET = 0xb4,
e98b7f1b 61 CTRL_SETRELAYS = 0xb5,
3b533202
BV
62};
63
64enum dso_commands {
65 CMD_SET_FILTERS = 0,
66 CMD_SET_TRIGGER_SAMPLERATE,
67 CMD_FORCE_TRIGGER,
68 CMD_CAPTURE_START,
69 CMD_ENABLE_TRIGGER,
70 CMD_GET_CHANNELDATA,
71 CMD_GET_CAPTURESTATE,
72 CMD_SET_VOLTAGE,
313deed2 73 /* unused */
ce4d26dd
UH
74 CMD_SET_LOGICALDATA,
75 CMD_GET_LOGICALDATA,
3b533202
BV
76};
77
b58fbd99 78/* Must match the coupling table. */
3b533202
BV
79enum couplings {
80 COUPLING_AC = 0,
81 COUPLING_DC,
2715c0b8 82 /* TODO not used, how to enable? */
e98b7f1b 83 COUPLING_GND,
3b533202
BV
84};
85
b58fbd99 86/* Must match the timebases table. */
3b533202
BV
87enum time_bases {
88 TIME_10us = 0,
89 TIME_20us,
90 TIME_40us,
91 TIME_100us,
92 TIME_200us,
93 TIME_400us,
94 TIME_1ms,
95 TIME_2ms,
96 TIME_4ms,
97 TIME_10ms,
98 TIME_20ms,
99 TIME_40ms,
100 TIME_100ms,
101 TIME_200ms,
e98b7f1b 102 TIME_400ms,
3b533202
BV
103};
104
b58fbd99 105/* Must match the vdivs table. */
313deed2
BV
106enum {
107 VDIV_10MV,
108 VDIV_20MV,
109 VDIV_50MV,
110 VDIV_100MV,
111 VDIV_200MV,
112 VDIV_500MV,
113 VDIV_1V,
114 VDIV_2V,
115 VDIV_5V,
116};
117
3b533202
BV
118enum trigger_slopes {
119 SLOPE_POSITIVE = 0,
e98b7f1b 120 SLOPE_NEGATIVE,
3b533202
BV
121};
122
123enum trigger_sources {
124 TRIGGER_CH2 = 0,
125 TRIGGER_CH1,
3b533202 126 TRIGGER_EXT,
3b533202
BV
127};
128
3b533202
BV
129enum capturestates {
130 CAPTURE_EMPTY = 0,
131 CAPTURE_FILLING = 1,
132 CAPTURE_READY_8BIT = 2,
133 CAPTURE_READY_9BIT = 7,
134 CAPTURE_TIMEOUT = 127,
e98b7f1b 135 CAPTURE_UNKNOWN = 255,
3b533202
BV
136};
137
138enum triggermodes {
139 TRIGGERMODE_AUTO,
140 TRIGGERMODE_NORMAL,
e98b7f1b 141 TRIGGERMODE_SINGLE,
3b533202
BV
142};
143
144enum states {
145 IDLE,
146 NEW_CAPTURE,
147 CAPTURE,
a3508e33
BV
148 FETCH_DATA,
149 STOPPING,
3b533202
BV
150};
151
152struct dso_profile {
153 /* VID/PID after cold boot */
154 uint16_t orig_vid;
155 uint16_t orig_pid;
156 /* VID/PID after firmware upload */
157 uint16_t fw_vid;
158 uint16_t fw_pid;
2c240774
UH
159 const char *vendor;
160 const char *model;
034accb5 161 const uint64_t *buffersizes;
2c240774 162 const char *firmware;
3b533202
BV
163};
164
269971dd 165struct dev_context {
62bb8840 166 const struct dso_profile *profile;
ae88b97b
BV
167 uint64_t limit_frames;
168 uint64_t num_frames;
ba7dd8bb 169 GSList *enabled_channels;
3b533202
BV
170 /* We can't keep track of an FX2-based device after upgrading
171 * the firmware (it re-enumerates into a different device address
172 * after the upgrade) this is like a global lock. No device will open
173 * until a proper delay after the last device was upgraded.
174 */
fc8fe3e3 175 int64_t fw_updated;
3b533202
BV
176 int epin_maxpacketsize;
177 int capture_empty_count;
3b533202
BV
178 int dev_state;
179
e749a8cb 180 /* Oscilloscope settings. */
3b533202 181 int timebase;
417412c8 182 gboolean ch_enabled[2];
933defaa
BV
183 int voltage[2];
184 int coupling[2];
3b533202
BV
185 // voltage offset (vertical position)
186 float voffset_ch1;
187 float voffset_ch2;
188 float voffset_trigger;
189 uint16_t channel_levels[2][9][2];
e749a8cb 190 unsigned int framesize;
933defaa 191 gboolean filter[2];
3b533202 192 int triggerslope;
a370ef19 193 char *triggersource;
bc79e906 194 float triggerposition;
3b533202 195 int triggermode;
e749a8cb
BV
196
197 /* Frame transfer */
198 unsigned int samp_received;
199 unsigned int samp_buffered;
200 unsigned int trigger_offset;
201 unsigned char *framebuf;
3b533202
BV
202};
203
25a0f108 204SR_PRIV int dso_open(struct sr_dev_inst *sdi);
3b533202 205SR_PRIV void dso_close(struct sr_dev_inst *sdi);
c118080b
BV
206SR_PRIV int dso_enable_trigger(const struct sr_dev_inst *sdi);
207SR_PRIV int dso_force_trigger(const struct sr_dev_inst *sdi);
208SR_PRIV int dso_init(const struct sr_dev_inst *sdi);
209SR_PRIV int dso_get_capturestate(const struct sr_dev_inst *sdi,
e98b7f1b 210 uint8_t *capturestate, uint32_t *trigger_offset);
c118080b 211SR_PRIV int dso_capture_start(const struct sr_dev_inst *sdi);
69e19dd7 212SR_PRIV int dso_get_channeldata(const struct sr_dev_inst *sdi,
e98b7f1b 213 libusb_transfer_cb_fn cb);
3b533202
BV
214
215#endif