2 * This file is part of the libsigrok project.
4 * Copyright (C) 2013 Bert Vermeulen <bert@biot.com>
5 * Copyright (C) 2012 Joel Holdsworth <joel@airwebreathe.org.uk>
7 * This program is free software: you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation, either version 3 of the License, or
10 * (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License
18 * along with this program. If not, see <http://www.gnu.org/licenses/>.
21 #include <sys/types.h>
27 #include <glib/gstdio.h>
31 #define FW_BUFSIZE (4 * 1024)
33 int dslogic_fpga_firmware_upload(const struct sr_dev_inst *sdi,
38 struct sr_usb_dev_inst *usb;
39 int chunksize, result, ret;
43 sr_dbg("Uploading FPGA firmware at %s.", filename);
46 if (stat(filename, &st) < 0) {
47 sr_err("Unable to upload FPGA firmware: %s", strerror(errno));
51 /* Tell the device firmware is coming. */
52 if ((ret = libusb_control_transfer(usb->devhdl, LIBUSB_REQUEST_TYPE_VENDOR |
53 LIBUSB_ENDPOINT_OUT, DS_CMD_FPGA_FW, 0x0000, 0x0000,
54 NULL, 0, 3000)) < 0) {
55 sr_err("Failed to upload FPGA firmware: %s.", libusb_error_name(ret));
58 buf = g_malloc(FW_BUFSIZE);
60 if ((fw = g_fopen(filename, "rb")) == NULL) {
61 sr_err("Unable to open %s for reading: %s.", filename, strerror(errno));
65 /* Give the FX2 time to get ready for FPGA firmware upload. */
71 if ((chunksize = fread(buf, 1, FW_BUFSIZE, fw)) == 0)
74 if ((ret = libusb_bulk_transfer(usb->devhdl, 2 | LIBUSB_ENDPOINT_OUT,
75 buf, chunksize, &transferred, 1000)) < 0) {
76 sr_err("Unable to configure FPGA firmware: %s.",
77 libusb_error_name(ret));
82 sr_spew("Uploaded %d/%d bytes.", sum, st.st_size);
84 if (transferred != chunksize) {
85 sr_err("Short transfer while uploading FPGA firmware.");
93 sr_dbg("FPGA firmware upload done.");
98 int dslogic_start_acquisition(const struct sr_dev_inst *sdi)
100 struct dev_context *devc;
101 struct sr_usb_dev_inst *usb;
102 struct dslogic_mode mode;
107 mode.sample_delay_h = mode.sample_delay_l = 0;
108 if (devc->sample_wide)
109 mode.flags |= DS_START_FLAGS_SAMPLE_WIDE;
112 ret = libusb_control_transfer(usb->devhdl, LIBUSB_REQUEST_TYPE_VENDOR |
113 LIBUSB_ENDPOINT_OUT, DS_CMD_START, 0x0000, 0x0000,
114 (unsigned char *)&mode, sizeof(mode), 3000);
116 sr_err("Failed to send start command: %s.", libusb_error_name(ret));
123 int dslogic_stop_acquisition(const struct sr_dev_inst *sdi)
125 struct sr_usb_dev_inst *usb;
126 struct dslogic_mode mode;
129 mode.flags = DS_START_FLAGS_STOP;
130 mode.sample_delay_h = mode.sample_delay_l = 0;
133 ret = libusb_control_transfer(usb->devhdl, LIBUSB_REQUEST_TYPE_VENDOR |
134 LIBUSB_ENDPOINT_OUT, DS_CMD_START, 0x0000, 0x0000,
135 (unsigned char *)&mode, sizeof(struct dslogic_mode), 3000);
137 sr_err("Failed to send stop command: %s.", libusb_error_name(ret));
144 int dslogic_fpga_configure(const struct sr_dev_inst *sdi)
146 struct dev_context *devc;
147 struct sr_usb_dev_inst *usb;
149 struct dslogic_fpga_config cfg;
152 int transferred, len, ret;
154 sr_dbg("Configuring FPGA.");
158 WL32(&cfg.sync, DS_CFG_START);
159 WL16(&cfg.mode_header, DS_CFG_MODE);
160 WL32(&cfg.divider_header, DS_CFG_DIVIDER);
161 WL32(&cfg.count_header, DS_CFG_COUNT);
162 WL32(&cfg.trig_pos_header, DS_CFG_TRIG_POS);
163 WL16(&cfg.trig_glb_header, DS_CFG_TRIG_GLB);
164 WL32(&cfg.trig_adp_header, DS_CFG_TRIG_ADP);
165 WL32(&cfg.trig_sda_header, DS_CFG_TRIG_SDA);
166 WL32(&cfg.trig_mask0_header, DS_CFG_TRIG_MASK0);
167 WL32(&cfg.trig_mask1_header, DS_CFG_TRIG_MASK1);
168 WL32(&cfg.trig_value0_header, DS_CFG_TRIG_VALUE0);
169 WL32(&cfg.trig_value1_header, DS_CFG_TRIG_VALUE1);
170 WL32(&cfg.trig_edge0_header, DS_CFG_TRIG_EDGE0);
171 WL32(&cfg.trig_edge1_header, DS_CFG_TRIG_EDGE1);
172 WL32(&cfg.trig_count0_header, DS_CFG_TRIG_COUNT0);
173 WL32(&cfg.trig_count1_header, DS_CFG_TRIG_COUNT1);
174 WL32(&cfg.trig_logic0_header, DS_CFG_TRIG_LOGIC0);
175 WL32(&cfg.trig_logic1_header, DS_CFG_TRIG_LOGIC1);
176 WL32(&cfg.end_sync, DS_CFG_END);
178 /* Pass in the length of a fixed-size struct. Really. */
179 len = sizeof(struct dslogic_fpga_config) / 2;
181 c[1] = (len >> 8) & 0xff;
182 c[2] = (len >> 16) & 0xff;
184 ret = libusb_control_transfer(usb->devhdl, LIBUSB_REQUEST_TYPE_VENDOR |
185 LIBUSB_ENDPOINT_OUT, DS_CMD_CONFIG, 0x0000, 0x0000,
188 sr_err("Failed to send FPGA configure command: %s.", libusb_error_name(ret));
193 * 15 1 = internal test mode
194 * 14 1 = external test mode
195 * 13 1 = loopback test mode
198 * 6 1 = samplerate 400MHz
199 * 5 1 = samplerate 200MHz or analog mode
200 * 4 0 = logic, 1 = dso or analog
202 * 1 0 = internal clock, 1 = external clock
203 * 0 1 = trigger enabled
206 if (devc->dslogic_mode == DS_OP_INTERNAL_TEST)
208 else if (devc->dslogic_mode == DS_OP_EXTERNAL_TEST)
210 else if (devc->dslogic_mode == DS_OP_LOOPBACK_TEST)
212 if (devc->dslogic_external_clock)
214 WL16(&cfg.mode, v16);
216 v32 = ceil(SR_MHZ(100) * 1.0 / devc->cur_samplerate);
217 WL32(&cfg.divider, v32);
218 WL32(&cfg.count, devc->limit_samples);
220 len = sizeof(struct dslogic_fpga_config);
221 ret = libusb_bulk_transfer(usb->devhdl, 2 | LIBUSB_ENDPOINT_OUT,
222 (unsigned char *)&cfg, len,
224 if (ret < 0 || transferred != len) {
225 sr_err("Failed to send FPGA configuration: %s.", libusb_error_name(ret));