2 * This file is part of the sigrok project.
4 * Copyright (C) 2010-2012 Bert Vermeulen <bert@biot.com>
6 * This program is free software: you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation, either version 3 of the License, or
9 * (at your option) any later version.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License
17 * along with this program. If not, see <http://www.gnu.org/licenses/>.
23 #include <sys/types.h>
38 #include <arpa/inet.h>
42 #include "sigrok-internal.h"
46 #define O_NONBLOCK FIONBIO
49 static int hwcaps[] = {
50 SR_HWCAP_LOGIC_ANALYZER,
52 SR_HWCAP_CAPTURE_RATIO,
53 SR_HWCAP_LIMIT_SAMPLES,
58 /* Probes are numbered 0-31 (on the PCB silkscreen). */
59 static const char *probe_names[NUM_PROBES + 1] = {
95 /* default supported samplerates, can be overridden by device metadata */
96 static struct sr_samplerates samplerates = {
103 /* List of struct sr_serial_dev_inst */
104 static GSList *dev_insts = NULL;
106 static int send_shortcommand(int fd, uint8_t command)
110 sr_dbg("ols: sending cmd 0x%.2x", command);
112 if (serial_write(fd, buf, 1) != 1)
118 static int send_longcommand(int fd, uint8_t command, uint32_t data)
122 sr_dbg("ols: sending cmd 0x%.2x data 0x%.8x", command, data);
124 buf[1] = (data & 0xff000000) >> 24;
125 buf[2] = (data & 0xff0000) >> 16;
126 buf[3] = (data & 0xff00) >> 8;
127 buf[4] = data & 0xff;
128 if (serial_write(fd, buf, 5) != 5)
134 static int configure_probes(struct context *ctx, GSList *probes)
136 struct sr_probe *probe;
138 int probe_bit, stage, i;
142 for (i = 0; i < NUM_TRIGGER_STAGES; i++) {
143 ctx->trigger_mask[i] = 0;
144 ctx->trigger_value[i] = 0;
148 for (l = probes; l; l = l->next) {
149 probe = (struct sr_probe *)l->data;
154 * Set up the probe mask for later configuration into the
157 probe_bit = 1 << (probe->index - 1);
158 ctx->probe_mask |= probe_bit;
163 /* Configure trigger mask and value. */
165 for (tc = probe->trigger; tc && *tc; tc++) {
166 ctx->trigger_mask[stage] |= probe_bit;
168 ctx->trigger_value[stage] |= probe_bit;
172 * TODO: Only supporting parallel mode, with
177 if (stage > ctx->num_stages)
178 ctx->num_stages = stage;
184 static uint32_t reverse16(uint32_t in)
188 out = (in & 0xff) << 8;
189 out |= (in & 0xff00) >> 8;
190 out |= (in & 0xff0000) << 8;
191 out |= (in & 0xff000000) >> 8;
196 static uint32_t reverse32(uint32_t in)
200 out = (in & 0xff) << 24;
201 out |= (in & 0xff00) << 8;
202 out |= (in & 0xff0000) >> 8;
203 out |= (in & 0xff000000) >> 24;
208 static struct context *ols_dev_new(void)
212 /* TODO: Is 'ctx' ever g_free()'d? */
213 if (!(ctx = g_try_malloc0(sizeof(struct context)))) {
214 sr_err("ols: %s: ctx malloc failed", __func__);
218 ctx->trigger_at = -1;
219 ctx->probe_mask = 0xffffffff;
220 ctx->cur_samplerate = SR_KHZ(200);
226 static struct sr_dev_inst *get_metadata(int fd)
228 struct sr_dev_inst *sdi;
231 uint8_t key, type, token;
232 GString *tmp_str, *devname, *version;
235 sdi = sr_dev_inst_new(0, SR_ST_INACTIVE, NULL, NULL, NULL);
239 devname = g_string_new("");
240 version = g_string_new("");
244 if (serial_read(fd, &key, 1) != 1 || key == 0x00)
250 /* NULL-terminated string */
251 tmp_str = g_string_new("");
252 while (serial_read(fd, &tmp_c, 1) == 1 && tmp_c != '\0')
253 g_string_append_c(tmp_str, tmp_c);
254 sr_dbg("ols: got metadata key 0x%.2x value '%s'",
259 devname = g_string_append(devname, tmp_str->str);
262 /* FPGA firmware version */
264 g_string_append(version, ", ");
265 g_string_append(version, "FPGA version ");
266 g_string_append(version, tmp_str->str);
269 /* Ancillary version */
271 g_string_append(version, ", ");
272 g_string_append(version, "Ancillary version ");
273 g_string_append(version, tmp_str->str);
276 sr_info("ols: unknown token 0x%.2x: '%s'",
277 token, tmp_str->str);
280 g_string_free(tmp_str, TRUE);
283 /* 32-bit unsigned integer */
284 if (serial_read(fd, &tmp_int, 4) != 4)
286 tmp_int = reverse32(tmp_int);
287 sr_dbg("ols: got metadata key 0x%.2x value 0x%.8x",
291 /* Number of usable probes */
292 ctx->num_probes = tmp_int;
295 /* Amount of sample memory available (bytes) */
296 ctx->max_samples = tmp_int;
299 /* Amount of dynamic memory available (bytes) */
300 /* what is this for? */
303 /* Maximum sample rate (hz) */
304 ctx->max_samplerate = tmp_int;
307 /* protocol version */
308 ctx->protocol_version = tmp_int;
311 sr_info("ols: unknown token 0x%.2x: 0x%.8x",
317 /* 8-bit unsigned integer */
318 if (serial_read(fd, &tmp_c, 1) != 1)
320 sr_dbg("ols: got metadata key 0x%.2x value 0x%.2x",
324 /* Number of usable probes */
325 ctx->num_probes = tmp_c;
328 /* protocol version */
329 ctx->protocol_version = tmp_c;
332 sr_info("ols: unknown token 0x%.2x: 0x%.2x",
343 sdi->model = devname->str;
344 sdi->version = version->str;
345 g_string_free(devname, FALSE);
346 g_string_free(version, FALSE);
351 static int hw_init(const char *devinfo)
353 struct sr_dev_inst *sdi;
356 GPollFD *fds, probefd;
357 int devcnt, final_devcnt, num_ports, fd, ret, i;
358 char buf[8], **dev_names, **serial_params;
363 ports = g_slist_append(NULL, g_strdup(devinfo));
365 /* No specific device given, so scan all serial ports. */
366 ports = list_serial_ports();
368 num_ports = g_slist_length(ports);
370 if (!(fds = g_try_malloc0(num_ports * sizeof(GPollFD)))) {
371 sr_err("ols: %s: fds malloc failed", __func__);
372 goto hw_init_free_ports; /* TODO: SR_ERR_MALLOC. */
375 if (!(dev_names = g_try_malloc(num_ports * sizeof(char *)))) {
376 sr_err("ols: %s: dev_names malloc failed", __func__);
377 goto hw_init_free_fds; /* TODO: SR_ERR_MALLOC. */
380 if (!(serial_params = g_try_malloc(num_ports * sizeof(char *)))) {
381 sr_err("ols: %s: serial_params malloc failed", __func__);
382 goto hw_init_free_dev_names; /* TODO: SR_ERR_MALLOC. */
386 for (l = ports; l; l = l->next) {
387 /* The discovery procedure is like this: first send the Reset
388 * command (0x00) 5 times, since the device could be anywhere
389 * in a 5-byte command. Then send the ID command (0x02).
390 * If the device responds with 4 bytes ("OLS1" or "SLA1"), we
393 * Since it may take the device a while to respond at 115Kb/s,
394 * we do all the sending first, then wait for all of them to
395 * respond with g_poll().
397 sr_info("ols: probing %s...", (char *)l->data);
398 fd = serial_open(l->data, O_RDWR | O_NONBLOCK);
400 serial_params[devcnt] = serial_backup_params(fd);
401 serial_set_params(fd, 115200, 8, 0, 1, 2);
403 for (i = 0; i < 5; i++) {
404 if ((ret = send_shortcommand(fd,
405 CMD_RESET)) != SR_OK) {
406 /* Serial port is not writable. */
411 serial_restore_params(fd,
412 serial_params[devcnt]);
416 send_shortcommand(fd, CMD_ID);
418 fds[devcnt].events = G_IO_IN;
419 dev_names[devcnt] = g_strdup(l->data);
425 /* 2ms isn't enough for reliable transfer with pl2303, let's try 10 */
428 g_poll(fds, devcnt, 1);
430 for (i = 0; i < devcnt; i++) {
431 if (fds[i].revents != G_IO_IN)
433 if (serial_read(fds[i].fd, buf, 4) != 4)
435 if (strncmp(buf, "1SLO", 4) && strncmp(buf, "1ALS", 4))
438 /* definitely using the OLS protocol, check if it supports
439 * the metadata command
441 send_shortcommand(fds[i].fd, CMD_METADATA);
442 probefd.fd = fds[i].fd;
443 probefd.events = G_IO_IN;
444 if (g_poll(&probefd, 1, 10) > 0) {
446 sdi = get_metadata(fds[i].fd);
447 sdi->index = final_devcnt;
450 /* not an OLS -- some other board that uses the sump protocol */
451 sdi = sr_dev_inst_new(final_devcnt, SR_ST_INACTIVE,
452 "Sump", "Logic Analyzer", "v1.0");
454 ctx->num_probes = 32;
457 ctx->serial = sr_serial_dev_inst_new(dev_names[i], -1);
458 dev_insts = g_slist_append(dev_insts, sdi);
460 serial_close(fds[i].fd);
464 /* clean up after all the probing */
465 for (i = 0; i < devcnt; i++) {
466 if (fds[i].fd != 0) {
467 serial_restore_params(fds[i].fd, serial_params[i]);
468 serial_close(fds[i].fd);
470 g_free(serial_params[i]);
471 g_free(dev_names[i]);
474 g_free(serial_params);
475 hw_init_free_dev_names:
485 static int hw_dev_open(int dev_index)
487 struct sr_dev_inst *sdi;
490 if (!(sdi = sr_dev_inst_get(dev_insts, dev_index)))
495 ctx->serial->fd = serial_open(ctx->serial->port, O_RDWR);
496 if (ctx->serial->fd == -1)
499 sdi->status = SR_ST_ACTIVE;
504 static int hw_dev_close(int dev_index)
506 struct sr_dev_inst *sdi;
509 if (!(sdi = sr_dev_inst_get(dev_insts, dev_index))) {
510 sr_err("ols: %s: sdi was NULL", __func__);
517 if (ctx->serial->fd != -1) {
518 serial_close(ctx->serial->fd);
519 ctx->serial->fd = -1;
520 sdi->status = SR_ST_INACTIVE;
526 static int hw_cleanup(void)
529 struct sr_dev_inst *sdi;
533 /* Properly close and free all devices. */
534 for (l = dev_insts; l; l = l->next) {
535 if (!(sdi = l->data)) {
536 /* Log error, but continue cleaning up the rest. */
537 sr_err("ols: %s: sdi was NULL, continuing", __func__);
541 if (!(ctx = sdi->priv)) {
542 /* Log error, but continue cleaning up the rest. */
543 sr_err("ols: %s: sdi->priv was NULL, continuing",
548 /* TODO: Check for serial != NULL. */
549 if (ctx->serial->fd != -1)
550 serial_close(ctx->serial->fd);
551 sr_serial_dev_inst_free(ctx->serial);
552 sr_dev_inst_free(sdi);
554 g_slist_free(dev_insts);
560 static void *hw_dev_info_get(int dev_index, int dev_info_id)
562 struct sr_dev_inst *sdi;
566 if (!(sdi = sr_dev_inst_get(dev_insts, dev_index)))
571 switch (dev_info_id) {
575 case SR_DI_NUM_PROBES:
576 info = GINT_TO_POINTER(NUM_PROBES);
578 case SR_DI_PROBE_NAMES:
581 case SR_DI_SAMPLERATES:
584 case SR_DI_TRIGGER_TYPES:
585 info = (char *)TRIGGER_TYPES;
587 case SR_DI_CUR_SAMPLERATE:
588 info = &ctx->cur_samplerate;
595 static int hw_dev_status_get(int dev_index)
597 struct sr_dev_inst *sdi;
599 if (!(sdi = sr_dev_inst_get(dev_insts, dev_index)))
600 return SR_ST_NOT_FOUND;
605 static int *hw_hwcap_get_all(void)
610 static int set_samplerate(struct sr_dev_inst *sdi, uint64_t samplerate)
615 if (ctx->max_samplerate) {
616 if (samplerate > ctx->max_samplerate)
617 return SR_ERR_SAMPLERATE;
618 } else if (samplerate < samplerates.low || samplerate > samplerates.high)
619 return SR_ERR_SAMPLERATE;
621 if (samplerate > CLOCK_RATE) {
622 ctx->flag_reg |= FLAG_DEMUX;
623 ctx->cur_samplerate_divider = (CLOCK_RATE * 2 / samplerate) - 1;
625 ctx->flag_reg &= ~FLAG_DEMUX;
626 ctx->cur_samplerate_divider = (CLOCK_RATE / samplerate) - 1;
629 /* Calculate actual samplerate used and complain if it is different
630 * from the requested.
632 ctx->cur_samplerate = CLOCK_RATE / (ctx->cur_samplerate_divider + 1);
633 if (ctx->flag_reg & FLAG_DEMUX)
634 ctx->cur_samplerate *= 2;
635 if (ctx->cur_samplerate != samplerate)
636 sr_err("ols: can't match samplerate %" PRIu64 ", using %"
637 PRIu64, samplerate, ctx->cur_samplerate);
642 static int hw_dev_config_set(int dev_index, int hwcap, void *value)
644 struct sr_dev_inst *sdi;
649 if (!(sdi = sr_dev_inst_get(dev_insts, dev_index)))
653 if (sdi->status != SR_ST_ACTIVE)
657 case SR_HWCAP_SAMPLERATE:
658 ret = set_samplerate(sdi, *(uint64_t *)value);
660 case SR_HWCAP_PROBECONFIG:
661 ret = configure_probes(ctx, (GSList *)value);
663 case SR_HWCAP_LIMIT_SAMPLES:
665 if (*tmp_u64 < MIN_NUM_SAMPLES)
667 if (*tmp_u64 > ctx->max_samples)
668 sr_err("ols: sample limit exceeds hw max");
669 ctx->limit_samples = *tmp_u64;
670 sr_info("ols: sample limit %" PRIu64, ctx->limit_samples);
673 case SR_HWCAP_CAPTURE_RATIO:
674 ctx->capture_ratio = *(uint64_t *)value;
675 if (ctx->capture_ratio < 0 || ctx->capture_ratio > 100) {
676 ctx->capture_ratio = 0;
682 if (GPOINTER_TO_INT(value)) {
683 sr_info("ols: enabling RLE");
684 ctx->flag_reg |= FLAG_RLE;
695 static int receive_data(int fd, int revents, void *cb_data)
697 struct sr_datafeed_packet packet;
698 struct sr_datafeed_logic logic;
699 struct sr_dev_inst *sdi;
702 int num_channels, offset, i, j;
705 /* Find this device's ctx struct by its fd. */
707 for (l = dev_insts; l; l = l->next) {
710 if (ctx->serial->fd == fd) {
716 /* Shouldn't happen. */
719 if (ctx->num_transfers++ == 0) {
721 * First time round, means the device started sending data,
722 * and will not stop until done. If it stops sending for
723 * longer than it takes to send a byte, that means it's
724 * finished. We'll double that to 30ms to be sure...
726 sr_source_remove(fd);
727 sr_source_add(fd, G_IO_IN, 30, receive_data, cb_data);
728 ctx->raw_sample_buf = g_try_malloc(ctx->limit_samples * 4);
729 if (!ctx->raw_sample_buf) {
730 sr_err("ols: %s: ctx->raw_sample_buf malloc failed",
734 /* fill with 1010... for debugging */
735 memset(ctx->raw_sample_buf, 0x82, ctx->limit_samples * 4);
739 for (i = 0x20; i > 0x02; i /= 2) {
740 if ((ctx->flag_reg & i) == 0)
744 if (revents == G_IO_IN) {
745 if (serial_read(fd, &byte, 1) != 1)
748 /* Ignore it if we've read enough. */
749 if (ctx->num_samples >= ctx->limit_samples)
752 ctx->sample[ctx->num_bytes++] = byte;
753 sr_dbg("ols: received byte 0x%.2x", byte);
754 if (ctx->num_bytes == num_channels) {
755 /* Got a full sample. */
756 sr_dbg("ols: received sample 0x%.*x",
757 ctx->num_bytes * 2, *(int *)ctx->sample);
758 if (ctx->flag_reg & FLAG_RLE) {
760 * In RLE mode -1 should never come in as a
761 * sample, because bit 31 is the "count" flag.
763 if (ctx->sample[ctx->num_bytes - 1] & 0x80) {
764 ctx->sample[ctx->num_bytes - 1] &= 0x7f;
766 * FIXME: This will only work on
767 * little-endian systems.
769 ctx->rle_count = *(int *)(ctx->sample);
770 sr_dbg("ols: RLE count = %d", ctx->rle_count);
775 ctx->num_samples += ctx->rle_count + 1;
776 if (ctx->num_samples > ctx->limit_samples) {
777 /* Save us from overrunning the buffer. */
778 ctx->rle_count -= ctx->num_samples - ctx->limit_samples;
779 ctx->num_samples = ctx->limit_samples;
782 if (num_channels < 4) {
784 * Some channel groups may have been turned
785 * off, to speed up transfer between the
786 * hardware and the PC. Expand that here before
787 * submitting it over the session bus --
788 * whatever is listening on the bus will be
789 * expecting a full 32-bit sample, based on
790 * the number of probes.
793 memset(ctx->tmp_sample, 0, 4);
794 for (i = 0; i < 4; i++) {
795 if (((ctx->flag_reg >> 2) & (1 << i)) == 0) {
797 * This channel group was
798 * enabled, copy from received
801 ctx->tmp_sample[i] = ctx->sample[j++];
804 memcpy(ctx->sample, ctx->tmp_sample, 4);
805 sr_dbg("ols: full sample 0x%.8x", *(int *)ctx->sample);
808 /* the OLS sends its sample buffer backwards.
809 * store it in reverse order here, so we can dump
810 * this on the session bus later.
812 offset = (ctx->limit_samples - ctx->num_samples) * 4;
813 for (i = 0; i <= ctx->rle_count; i++) {
814 memcpy(ctx->raw_sample_buf + offset + (i * 4),
817 memset(ctx->sample, 0, 4);
823 * This is the main loop telling us a timeout was reached, or
824 * we've acquired all the samples we asked for -- we're done.
825 * Send the (properly-ordered) buffer to the frontend.
827 if (ctx->trigger_at != -1) {
828 /* a trigger was set up, so we need to tell the frontend
831 if (ctx->trigger_at > 0) {
832 /* there are pre-trigger samples, send those first */
833 packet.type = SR_DF_LOGIC;
834 packet.payload = &logic;
835 logic.length = ctx->trigger_at * 4;
837 logic.data = ctx->raw_sample_buf +
838 (ctx->limit_samples - ctx->num_samples) * 4;
839 sr_session_send(cb_data, &packet);
842 /* send the trigger */
843 packet.type = SR_DF_TRIGGER;
844 sr_session_send(cb_data, &packet);
846 /* send post-trigger samples */
847 packet.type = SR_DF_LOGIC;
848 packet.payload = &logic;
849 logic.length = (ctx->num_samples * 4) - (ctx->trigger_at * 4);
851 logic.data = ctx->raw_sample_buf + ctx->trigger_at * 4 +
852 (ctx->limit_samples - ctx->num_samples) * 4;
853 sr_session_send(cb_data, &packet);
855 /* no trigger was used */
856 packet.type = SR_DF_LOGIC;
857 packet.payload = &logic;
858 logic.length = ctx->num_samples * 4;
860 logic.data = ctx->raw_sample_buf +
861 (ctx->limit_samples - ctx->num_samples) * 4;
862 sr_session_send(cb_data, &packet);
864 g_free(ctx->raw_sample_buf);
868 packet.type = SR_DF_END;
869 sr_session_send(cb_data, &packet);
875 static int hw_dev_acquisition_start(int dev_index, void *cb_data)
877 struct sr_datafeed_packet *packet;
878 struct sr_datafeed_header *header;
879 struct sr_dev_inst *sdi;
881 uint32_t trigger_config[4];
883 uint16_t readcount, delaycount;
884 uint8_t changrp_mask;
888 if (!(sdi = sr_dev_inst_get(dev_insts, dev_index)))
893 if (sdi->status != SR_ST_ACTIVE)
897 * Enable/disable channel groups in the flag register according to the
898 * probe mask. Calculate this here, because num_channels is needed
899 * to limit readcount.
903 for (i = 0; i < 4; i++) {
904 if (ctx->probe_mask & (0xff << (i * 8))) {
905 changrp_mask |= (1 << i);
911 * Limit readcount to prevent reading past the end of the hardware
914 readcount = MIN(ctx->max_samples / num_channels, ctx->limit_samples) / 4;
916 memset(trigger_config, 0, 16);
917 trigger_config[ctx->num_stages - 1] |= 0x08;
918 if (ctx->trigger_mask[0]) {
919 delaycount = readcount * (1 - ctx->capture_ratio / 100.0);
920 ctx->trigger_at = (readcount - delaycount) * 4 - ctx->num_stages;
922 if (send_longcommand(ctx->serial->fd, CMD_SET_TRIGGER_MASK_0,
923 reverse32(ctx->trigger_mask[0])) != SR_OK)
925 if (send_longcommand(ctx->serial->fd, CMD_SET_TRIGGER_VALUE_0,
926 reverse32(ctx->trigger_value[0])) != SR_OK)
928 if (send_longcommand(ctx->serial->fd, CMD_SET_TRIGGER_CONFIG_0,
929 trigger_config[0]) != SR_OK)
932 if (send_longcommand(ctx->serial->fd, CMD_SET_TRIGGER_MASK_1,
933 reverse32(ctx->trigger_mask[1])) != SR_OK)
935 if (send_longcommand(ctx->serial->fd, CMD_SET_TRIGGER_VALUE_1,
936 reverse32(ctx->trigger_value[1])) != SR_OK)
938 if (send_longcommand(ctx->serial->fd, CMD_SET_TRIGGER_CONFIG_1,
939 trigger_config[1]) != SR_OK)
942 if (send_longcommand(ctx->serial->fd, CMD_SET_TRIGGER_MASK_2,
943 reverse32(ctx->trigger_mask[2])) != SR_OK)
945 if (send_longcommand(ctx->serial->fd, CMD_SET_TRIGGER_VALUE_2,
946 reverse32(ctx->trigger_value[2])) != SR_OK)
948 if (send_longcommand(ctx->serial->fd, CMD_SET_TRIGGER_CONFIG_2,
949 trigger_config[2]) != SR_OK)
952 if (send_longcommand(ctx->serial->fd, CMD_SET_TRIGGER_MASK_3,
953 reverse32(ctx->trigger_mask[3])) != SR_OK)
955 if (send_longcommand(ctx->serial->fd, CMD_SET_TRIGGER_VALUE_3,
956 reverse32(ctx->trigger_value[3])) != SR_OK)
958 if (send_longcommand(ctx->serial->fd, CMD_SET_TRIGGER_CONFIG_3,
959 trigger_config[3]) != SR_OK)
962 if (send_longcommand(ctx->serial->fd, CMD_SET_TRIGGER_MASK_0,
963 ctx->trigger_mask[0]) != SR_OK)
965 if (send_longcommand(ctx->serial->fd, CMD_SET_TRIGGER_VALUE_0,
966 ctx->trigger_value[0]) != SR_OK)
968 if (send_longcommand(ctx->serial->fd, CMD_SET_TRIGGER_CONFIG_0,
969 0x00000008) != SR_OK)
971 delaycount = readcount;
974 sr_info("ols: setting samplerate to %" PRIu64 " Hz (divider %u, "
975 "demux %s)", ctx->cur_samplerate, ctx->cur_samplerate_divider,
976 ctx->flag_reg & FLAG_DEMUX ? "on" : "off");
977 if (send_longcommand(ctx->serial->fd, CMD_SET_DIVIDER,
978 reverse32(ctx->cur_samplerate_divider)) != SR_OK)
981 /* Send sample limit and pre/post-trigger capture ratio. */
982 data = ((readcount - 1) & 0xffff) << 16;
983 data |= (delaycount - 1) & 0xffff;
984 if (send_longcommand(ctx->serial->fd, CMD_CAPTURE_SIZE, reverse16(data)) != SR_OK)
987 /* The flag register wants them here, and 1 means "disable channel". */
988 ctx->flag_reg |= ~(changrp_mask << 2) & 0x3c;
989 ctx->flag_reg |= FLAG_FILTER;
991 data = (ctx->flag_reg << 24) | ((ctx->flag_reg << 8) & 0xff0000);
992 if (send_longcommand(ctx->serial->fd, CMD_SET_FLAGS, data) != SR_OK)
995 /* Start acquisition on the device. */
996 if (send_shortcommand(ctx->serial->fd, CMD_RUN) != SR_OK)
999 sr_source_add(ctx->serial->fd, G_IO_IN, -1, receive_data,
1002 if (!(packet = g_try_malloc(sizeof(struct sr_datafeed_packet)))) {
1003 sr_err("ols: %s: packet malloc failed", __func__);
1004 return SR_ERR_MALLOC;
1007 if (!(header = g_try_malloc(sizeof(struct sr_datafeed_header)))) {
1008 sr_err("ols: %s: header malloc failed", __func__);
1010 return SR_ERR_MALLOC;
1013 /* Send header packet to the session bus. */
1014 packet->type = SR_DF_HEADER;
1015 packet->payload = (unsigned char *)header;
1016 header->feed_version = 1;
1017 gettimeofday(&header->starttime, NULL);
1018 header->samplerate = ctx->cur_samplerate;
1019 header->num_logic_probes = NUM_PROBES;
1020 sr_session_send(cb_data, packet);
1028 /* TODO: This stops acquisition on ALL devices, ignoring dev_index. */
1029 static int hw_dev_acquisition_stop(int dev_index, void *cb_data)
1031 struct sr_datafeed_packet packet;
1033 /* Avoid compiler warnings. */
1036 packet.type = SR_DF_END;
1037 sr_session_send(cb_data, &packet);
1042 SR_PRIV struct sr_dev_driver ols_driver_info = {
1044 .longname = "Openbench Logic Sniffer",
1047 .cleanup = hw_cleanup,
1048 .dev_open = hw_dev_open,
1049 .dev_close = hw_dev_close,
1050 .dev_info_get = hw_dev_info_get,
1051 .dev_status_get = hw_dev_status_get,
1052 .hwcap_get_all = hw_hwcap_get_all,
1053 .dev_config_set = hw_dev_config_set,
1054 .dev_acquisition_start = hw_dev_acquisition_start,
1055 .dev_acquisition_stop = hw_dev_acquisition_stop,