2 * This file is part of the libsigrok project.
4 * Copyright (C) 2013 Bert Vermeulen <bert@biot.com>
5 * Copyright (C) 2012 Joel Holdsworth <joel@airwebreathe.org.uk>
7 * This program is free software: you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation, either version 3 of the License, or
10 * (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License
18 * along with this program. If not, see <http://www.gnu.org/licenses/>.
24 #include <glib/gstdio.h>
29 * This should be larger than the FPGA bitstream image so that it'll get
30 * uploaded in one big operation. There seem to be issues when uploading
33 #define FW_BUFSIZE (1024 * 1024)
35 #define FPGA_UPLOAD_DELAY (10 * 1000)
37 #define USB_TIMEOUT (3 * 1000)
39 SR_PRIV int dslogic_set_vth(const struct sr_dev_inst *sdi, double vth)
41 struct sr_usb_dev_inst *usb;
47 cmd = (vth / 5.0) * 255;
49 /* Send the control command. */
50 ret = libusb_control_transfer(usb->devhdl, LIBUSB_REQUEST_TYPE_VENDOR |
51 LIBUSB_ENDPOINT_OUT, DS_CMD_VTH, 0x0000, 0x0000,
52 (unsigned char *)&cmd, sizeof(cmd), 3000);
54 sr_err("Unable to send VTH command: %s.",
55 libusb_error_name(ret));
62 SR_PRIV int dslogic_fpga_firmware_upload(const struct sr_dev_inst *sdi,
66 struct sr_resource bitstream;
67 struct drv_context *drvc;
68 struct sr_usb_dev_inst *usb;
75 drvc = sdi->driver->context;
78 sr_dbg("Uploading FPGA firmware '%s'.", name);
80 result = sr_resource_open(drvc->sr_ctx, &bitstream,
81 SR_RESOURCE_FIRMWARE, name);
85 /* Tell the device firmware is coming. */
86 memset(cmd, 0, sizeof(cmd));
87 if ((ret = libusb_control_transfer(usb->devhdl, LIBUSB_REQUEST_TYPE_VENDOR |
88 LIBUSB_ENDPOINT_OUT, DS_CMD_FPGA_FW, 0x0000, 0x0000,
89 (unsigned char *)&cmd, sizeof(cmd), USB_TIMEOUT)) < 0) {
90 sr_err("Failed to upload FPGA firmware: %s.", libusb_error_name(ret));
91 sr_resource_close(drvc->sr_ctx, &bitstream);
95 /* Give the FX2 time to get ready for FPGA firmware upload. */
96 g_usleep(FPGA_UPLOAD_DELAY);
98 buf = g_malloc(FW_BUFSIZE);
102 chunksize = sr_resource_read(drvc->sr_ctx, &bitstream,
109 if ((ret = libusb_bulk_transfer(usb->devhdl, 2 | LIBUSB_ENDPOINT_OUT,
110 buf, chunksize, &transferred, USB_TIMEOUT)) < 0) {
111 sr_err("Unable to configure FPGA firmware: %s.",
112 libusb_error_name(ret));
117 sr_spew("Uploaded %" PRIu64 "/%" PRIu64 " bytes.",
118 sum, bitstream.size);
120 if (transferred != chunksize) {
121 sr_err("Short transfer while uploading FPGA firmware.");
127 sr_resource_close(drvc->sr_ctx, &bitstream);
130 sr_dbg("FPGA firmware upload done.");
135 SR_PRIV int dslogic_start_acquisition(const struct sr_dev_inst *sdi)
137 struct dev_context *devc;
138 struct sr_usb_dev_inst *usb;
139 struct dslogic_mode mode;
143 mode.flags = DS_START_FLAGS_MODE_LA;
144 mode.sample_delay_h = mode.sample_delay_l = 0;
145 if (devc->sample_wide)
146 mode.flags |= DS_START_FLAGS_SAMPLE_WIDE;
149 ret = libusb_control_transfer(usb->devhdl, LIBUSB_REQUEST_TYPE_VENDOR |
150 LIBUSB_ENDPOINT_OUT, DS_CMD_START, 0x0000, 0x0000,
151 (unsigned char *)&mode, sizeof(mode), USB_TIMEOUT);
153 sr_err("Failed to send start command: %s.", libusb_error_name(ret));
160 SR_PRIV int dslogic_stop_acquisition(const struct sr_dev_inst *sdi)
162 struct sr_usb_dev_inst *usb;
163 struct dslogic_mode mode;
166 mode.flags = DS_START_FLAGS_STOP;
167 mode.sample_delay_h = mode.sample_delay_l = 0;
170 ret = libusb_control_transfer(usb->devhdl, LIBUSB_REQUEST_TYPE_VENDOR |
171 LIBUSB_ENDPOINT_OUT, DS_CMD_START, 0x0000, 0x0000,
172 (unsigned char *)&mode, sizeof(struct dslogic_mode), USB_TIMEOUT);
174 sr_err("Failed to send stop command: %s.", libusb_error_name(ret));
182 * Get the session trigger and configure the FPGA structure
185 static int dslogic_set_trigger(const struct sr_dev_inst *sdi,
186 struct dslogic_fpga_config *cfg)
188 struct sr_trigger *trigger;
189 struct sr_trigger_stage *stage;
190 struct sr_trigger_match *match;
191 struct dev_context *devc;
193 int channelbit, i = 0;
198 cfg->trig_mask0[0] = 0xffff;
199 cfg->trig_mask1[0] = 0xffff;
201 cfg->trig_value0[0] = 0;
202 cfg->trig_value1[0] = 0;
204 cfg->trig_edge0[0] = 0;
205 cfg->trig_edge1[0] = 0;
207 cfg->trig_logic0[0] = 0;
208 cfg->trig_logic1[0] = 0;
210 cfg->trig_count0[0] = 0;
211 cfg->trig_count1[0] = 0;
216 cfg->trig_adp = cfg->count - cfg->trig_pos - 1;
218 for (i = 1; i < 16; i++) {
219 cfg->trig_mask0[i] = 0xff;
220 cfg->trig_mask1[i] = 0xff;
221 cfg->trig_value0[i] = 0;
222 cfg->trig_value1[i] = 0;
223 cfg->trig_edge0[i] = 0;
224 cfg->trig_edge1[i] = 0;
225 cfg->trig_count0[i] = 0;
226 cfg->trig_count1[i] = 0;
227 cfg->trig_logic0[i] = 2;
228 cfg->trig_logic1[i] = 2;
231 cfg->trig_pos = (uint32_t)(devc->capture_ratio / 100.0 * devc->limit_samples);
232 sr_dbg("pos: %d", cfg->trig_pos);
234 sr_dbg("configuring trigger");
236 if (!(trigger = sr_session_trigger_get(sdi->session))) {
237 sr_dbg("No session trigger found");
241 for (l = trigger->stages; l; l = l->next) {
243 for (m = stage->matches; m; m = m->next) {
245 if (!match->channel->enabled)
246 /* Ignore disabled channels with a trigger. */
248 channelbit = 1 << (match->channel->index);
249 /* Simple trigger support (event). */
250 if (match->match == SR_TRIGGER_ONE) {
251 cfg->trig_mask0[0] &= ~channelbit;
252 cfg->trig_mask1[0] &= ~channelbit;
253 cfg->trig_value0[0] |= channelbit;
254 cfg->trig_value1[0] |= channelbit;
255 } else if (match->match == SR_TRIGGER_ZERO) {
256 cfg->trig_mask0[0] &= ~channelbit;
257 cfg->trig_mask1[0] &= ~channelbit;
258 } else if (match->match == SR_TRIGGER_FALLING) {
259 cfg->trig_mask0[0] &= ~channelbit;
260 cfg->trig_mask1[0] &= ~channelbit;
261 cfg->trig_edge0[0] |= channelbit;
262 cfg->trig_edge1[0] |= channelbit;
263 } else if (match->match == SR_TRIGGER_RISING) {
264 cfg->trig_mask0[0] &= ~channelbit;
265 cfg->trig_mask1[0] &= ~channelbit;
266 cfg->trig_value0[0] |= channelbit;
267 cfg->trig_value1[0] |= channelbit;
268 cfg->trig_edge0[0] |= channelbit;
269 cfg->trig_edge1[0] |= channelbit;
270 } else if (match->match == SR_TRIGGER_EDGE) {
271 cfg->trig_edge0[0] |= channelbit;
272 cfg->trig_edge1[0] |= channelbit;
277 v16 = RL16(&cfg->mode);
279 WL16(&cfg->mode, v16);
284 SR_PRIV int dslogic_fpga_configure(const struct sr_dev_inst *sdi)
286 struct dev_context *devc;
287 struct sr_usb_dev_inst *usb;
289 struct dslogic_fpga_config cfg;
292 int transferred, len, ret;
294 sr_dbg("Configuring FPGA.");
299 WL32(&cfg.sync, DS_CFG_START);
300 WL16(&cfg.mode_header, DS_CFG_MODE);
301 WL32(&cfg.divider_header, DS_CFG_DIVIDER);
302 WL32(&cfg.count_header, DS_CFG_COUNT);
303 WL32(&cfg.trig_pos_header, DS_CFG_TRIG_POS);
304 WL16(&cfg.trig_glb_header, DS_CFG_TRIG_GLB);
305 WL32(&cfg.trig_adp_header, DS_CFG_TRIG_ADP);
306 WL32(&cfg.trig_sda_header, DS_CFG_TRIG_SDA);
307 WL32(&cfg.trig_mask0_header, DS_CFG_TRIG_MASK0);
308 WL32(&cfg.trig_mask1_header, DS_CFG_TRIG_MASK1);
309 WL32(&cfg.trig_value0_header, DS_CFG_TRIG_VALUE0);
310 WL32(&cfg.trig_value1_header, DS_CFG_TRIG_VALUE1);
311 WL32(&cfg.trig_edge0_header, DS_CFG_TRIG_EDGE0);
312 WL32(&cfg.trig_edge1_header, DS_CFG_TRIG_EDGE1);
313 WL32(&cfg.trig_count0_header, DS_CFG_TRIG_COUNT0);
314 WL32(&cfg.trig_count1_header, DS_CFG_TRIG_COUNT1);
315 WL32(&cfg.trig_logic0_header, DS_CFG_TRIG_LOGIC0);
316 WL32(&cfg.trig_logic1_header, DS_CFG_TRIG_LOGIC1);
317 WL32(&cfg.end_sync, DS_CFG_END);
319 /* Pass in the length of a fixed-size struct. Really. */
320 len = sizeof(struct dslogic_fpga_config) / 2;
322 c[1] = (len >> 8) & 0xff;
323 c[2] = (len >> 16) & 0xff;
325 ret = libusb_control_transfer(usb->devhdl, LIBUSB_REQUEST_TYPE_VENDOR |
326 LIBUSB_ENDPOINT_OUT, DS_CMD_CONFIG, 0x0000, 0x0000,
329 sr_err("Failed to send FPGA configure command: %s.",
330 libusb_error_name(ret));
335 * 15 1 = internal test mode
336 * 14 1 = external test mode
337 * 13 1 = loopback test mode
339 * 11 1 = serial trigger
342 * 6 1 = samplerate 400MHz
343 * 5 1 = samplerate 200MHz or analog mode
344 * 4 0 = logic, 1 = dso or analog
345 * 3 1 = RLE encoding (enable for more than 16 Megasamples)
346 * 1-2 00 = internal clock,
347 * 01 = external clock rising,
348 * 11 = external clock falling
349 * 0 1 = trigger enabled
352 if (devc->dslogic_mode == DS_OP_INTERNAL_TEST)
354 else if (devc->dslogic_mode == DS_OP_EXTERNAL_TEST)
356 else if (devc->dslogic_mode == DS_OP_LOOPBACK_TEST)
358 if (devc->dslogic_continuous_mode)
360 if (devc->dslogic_external_clock) {
362 if (devc->dslogic_clock_edge == DS_EDGE_FALLING)
365 if (devc->limit_samples > DS_MAX_LOGIC_DEPTH *
366 ceil(devc->cur_samplerate * 1.0 / DS_MAX_LOGIC_SAMPLERATE)
367 && !devc->dslogic_continuous_mode) {
368 /* Enable RLE for long captures.
369 * Without this, captured data present errors.
374 WL16(&cfg.mode, v16);
375 v32 = ceil(DS_MAX_LOGIC_SAMPLERATE * 1.0 / devc->cur_samplerate);
376 WL32(&cfg.divider, v32);
377 WL32(&cfg.count, devc->limit_samples);
379 dslogic_set_trigger(sdi, &cfg);
381 len = sizeof(struct dslogic_fpga_config);
382 ret = libusb_bulk_transfer(usb->devhdl, 2 | LIBUSB_ENDPOINT_OUT,
383 (unsigned char *)&cfg, len, &transferred, USB_TIMEOUT);
384 if (ret < 0 || transferred != len) {
385 sr_err("Failed to send FPGA configuration: %s.", libusb_error_name(ret));
392 static int to_bytes_per_ms(struct dev_context *devc)
394 if (devc->cur_samplerate > SR_MHZ(100))
395 return SR_MHZ(100) / 1000 * (devc->sample_wide ? 2 : 1);
397 return devc->cur_samplerate / 1000 * (devc->sample_wide ? 2 : 1);
400 static size_t get_buffer_size(struct dev_context *devc)
405 * The buffer should be large enough to hold 10ms of data and
408 s = 10 * to_bytes_per_ms(devc);
409 // s = to_bytes_per_ms(devc->cur_samplerate);
410 return (s + 511) & ~511;
413 SR_PRIV int dslogic_get_number_of_transfers(struct dev_context *devc)
417 /* Total buffer size should be able to hold about 100ms of data. */
418 n = (100 * to_bytes_per_ms(devc) / get_buffer_size(devc));
419 sr_info("New calculation: %d", n);
421 if (n > NUM_SIMUL_TRANSFERS)
422 return NUM_SIMUL_TRANSFERS;