<?xml version="1.0"?>
<feed xmlns="http://www.w3.org/2005/Atom" xml:lang="en">
	<id>https://sigrok.org/w/api.php?action=feedcontributions&amp;feedformat=atom&amp;user=JapOnOff</id>
	<title>sigrok - User contributions [en]</title>
	<link rel="self" type="application/atom+xml" href="https://sigrok.org/w/api.php?action=feedcontributions&amp;feedformat=atom&amp;user=JapOnOff"/>
	<link rel="alternate" type="text/html" href="https://sigrok.org/wiki/Special:Contributions/JapOnOff"/>
	<updated>2026-04-10T14:56:52Z</updated>
	<subtitle>User contributions</subtitle>
	<generator>MediaWiki 1.37.1</generator>
	<entry>
		<id>https://sigrok.org/w/index.php?title=Tektronix_TLA520X&amp;diff=13252</id>
		<title>Tektronix TLA520X</title>
		<link rel="alternate" type="text/html" href="https://sigrok.org/w/index.php?title=Tektronix_TLA520X&amp;diff=13252"/>
		<updated>2018-01-30T11:15:50Z</updated>

		<summary type="html">&lt;p&gt;JapOnOff: /* Hardware */&lt;/p&gt;
&lt;hr /&gt;
&lt;div&gt;{{Infobox logic analyzer&lt;br /&gt;
| image            = [[File:Tektronix TLA5204 1000.png|200px]]&lt;br /&gt;
| name             = Tektronix TLA520X&lt;br /&gt;
| status           = in progress&lt;br /&gt;
| source_code_dir  = &lt;br /&gt;
| channels         = 32/64/96/128&lt;br /&gt;
| samplerate       = Asynchronous 2Ghz @ 32/64/96/128ch, MagniVu 8Ghz @ 32/64/96/128ch&lt;br /&gt;
| samplerate_state = Synchronous (state) 235MHz @ 32/64/96/128ch&lt;br /&gt;
| triggers         = complex trigger state machine @ 32/64/96/128CH&lt;br /&gt;
| voltages         = -3.5V &amp;amp;mdash; 6.5V continuous&lt;br /&gt;
| threshold        = Configurable: -2V &amp;amp;mdash; 4.5V&lt;br /&gt;
| memory           = 1MB,2MB,4MB,16MB,32MB (16K MagniVu high speed buffer)&lt;br /&gt;
| compression      = None&lt;br /&gt;
| website          = [https://www.tek.com/tla5201-manual/tla5200-series tla5200 series logic analyzers]&lt;br /&gt;
}}&lt;br /&gt;
&lt;br /&gt;
The &amp;#039;&amp;#039;&amp;#039;Tektronix TLA520X&amp;#039;&amp;#039;&amp;#039; series logic analyzer is a networked, 32/64/96/128-channel logic analyzer with up to 2Ghz Asynchronous, 8Ghz memory-limited glitch detection, 235Mhz synchronous sample rate&lt;br /&gt;
&lt;br /&gt;
&lt;br /&gt;
TLA5201/TLA5201B: 34 channels (2 are clock channels)&lt;br /&gt;
TLA5202/TLA5202B: 68 channels (4 are clock channels).&lt;br /&gt;
TLA5203/TLA5203B: 102 channels (4 are clock and 2 are qualifier channels).&lt;br /&gt;
TLA5204/TLA5204B: 136 channels (4 are clock and 4 are qualifier channels).&lt;br /&gt;
&lt;br /&gt;
&lt;br /&gt;
== Hardware ==&lt;br /&gt;
&lt;br /&gt;
The sampling front end stores a short 16K-sample buffer at 8GHz (125ps), called MagniVu.  This buffer then is driven directly into a multiplexer stage then into a Clock/Trigger state machine that allows for complex clock/signal-qualifier sequences, and signal sequence storage control (conditional storage, complex conditional triggering, or cascaded triggering )&lt;br /&gt;
&lt;br /&gt;
Sampled data is passed into the multiplexer, allowing to sample all probe channels (1X), or half the probe channels at twice the speed (2X / DDR mode) or one quarter of the probe channels at four times the speed (4X)&lt;br /&gt;
&lt;br /&gt;
Irrespective of the multiplexer speed, samples are stored along with 51-Bits at 125 ps resolution timestamps (aprox 3 days) either continuously or conditionally based on one of the trigger controller edge detection methods.&lt;br /&gt;
&lt;br /&gt;
The trigger controller has&lt;br /&gt;
 * 16 Independent Trigger States&lt;br /&gt;
 * with 16 Conditional expression clauses per state&lt;br /&gt;
 * with 8 Events per Conditional expression Clause&lt;br /&gt;
 * Each Conditional expression clauses can take 8 Actions&lt;br /&gt;
&lt;br /&gt;
Events&lt;br /&gt;
  * 18 Events&lt;br /&gt;
    Single Channel, Group, Word, Range, signal transition, glitch, setup-hold violation, timer hit, counter hit, external signal, snapshot.&lt;br /&gt;
  * 2 counter/timers &lt;br /&gt;
  * plus 16 other resources ( Word value recognizers, Signal Transition recognizers )&lt;br /&gt;
  * 4 Range Recognizers&lt;br /&gt;
&lt;br /&gt;
Actions&lt;br /&gt;
 * Trigger main, trigger MagniVu, &lt;br /&gt;
 * store, don’t store, start store, stop store,&lt;br /&gt;
 * increment counter, decrement counter, reset counter,&lt;br /&gt;
 * start timer, stop timer, reset timer, snapshot current&lt;br /&gt;
 * sample, goto state, set/clear signal, do nothing.&lt;br /&gt;
&lt;br /&gt;
&lt;br /&gt;
Clock state machine is similar to the trigger state machine, it allows multiple states with any combination of rising / falling or both edge logic being used to choose when to signal the trigger state machine to be clocked.&lt;br /&gt;
&lt;br /&gt;
&lt;br /&gt;
All of the TLA520X are based on a VME bus acquisition card, plugged into a 32bit/33MHz PCI card that plugs into a custom Intel PC running the Tektronix Logic Analyzer controller software under windows.&lt;br /&gt;
&lt;br /&gt;
The VME acquisition card requires matching firmware to the version of the application software, with the newest being 5.7 firmware under 6.1sp1 software.&lt;br /&gt;
&lt;br /&gt;
== Photos ==&lt;br /&gt;
&lt;br /&gt;
TODO.&lt;br /&gt;
&lt;br /&gt;
== Protocol ==&lt;br /&gt;
&lt;br /&gt;
TODO.&lt;br /&gt;
&lt;br /&gt;
== Resources ==&lt;br /&gt;
&lt;br /&gt;
* [https://www.tek.com/tla5201-manual/tla5200-series] (PDF)&lt;br /&gt;
&lt;br /&gt;
[[Category:Device]]&lt;br /&gt;
[[Category:Logic analyzer]]&lt;br /&gt;
[[Category:In progress]]&lt;/div&gt;</summary>
		<author><name>JapOnOff</name></author>
	</entry>
	<entry>
		<id>https://sigrok.org/w/index.php?title=Tektronix_TLA520X&amp;diff=13251</id>
		<title>Tektronix TLA520X</title>
		<link rel="alternate" type="text/html" href="https://sigrok.org/w/index.php?title=Tektronix_TLA520X&amp;diff=13251"/>
		<updated>2018-01-30T10:06:45Z</updated>

		<summary type="html">&lt;p&gt;JapOnOff: &lt;/p&gt;
&lt;hr /&gt;
&lt;div&gt;{{Infobox logic analyzer&lt;br /&gt;
| image            = [[File:Tektronix TLA5204 1000.png|200px]]&lt;br /&gt;
| name             = Tektronix TLA520X&lt;br /&gt;
| status           = in progress&lt;br /&gt;
| source_code_dir  = &lt;br /&gt;
| channels         = 32/64/96/128&lt;br /&gt;
| samplerate       = Asynchronous 2Ghz @ 32/64/96/128ch, MagniVu 8Ghz @ 32/64/96/128ch&lt;br /&gt;
| samplerate_state = Synchronous (state) 235MHz @ 32/64/96/128ch&lt;br /&gt;
| triggers         = complex trigger state machine @ 32/64/96/128CH&lt;br /&gt;
| voltages         = -3.5V &amp;amp;mdash; 6.5V continuous&lt;br /&gt;
| threshold        = Configurable: -2V &amp;amp;mdash; 4.5V&lt;br /&gt;
| memory           = 1MB,2MB,4MB,16MB,32MB (16K MagniVu high speed buffer)&lt;br /&gt;
| compression      = None&lt;br /&gt;
| website          = [https://www.tek.com/tla5201-manual/tla5200-series tla5200 series logic analyzers]&lt;br /&gt;
}}&lt;br /&gt;
&lt;br /&gt;
The &amp;#039;&amp;#039;&amp;#039;Tektronix TLA520X&amp;#039;&amp;#039;&amp;#039; series logic analyzer is a networked, 32/64/96/128-channel logic analyzer with up to 2Ghz Asynchronous, 8Ghz memory-limited glitch detection, 235Mhz synchronous sample rate&lt;br /&gt;
&lt;br /&gt;
&lt;br /&gt;
TLA5201/TLA5201B: 34 channels (2 are clock channels)&lt;br /&gt;
TLA5202/TLA5202B: 68 channels (4 are clock channels).&lt;br /&gt;
TLA5203/TLA5203B: 102 channels (4 are clock and 2 are qualifier channels).&lt;br /&gt;
TLA5204/TLA5204B: 136 channels (4 are clock and 4 are qualifier channels).&lt;br /&gt;
&lt;br /&gt;
&lt;br /&gt;
== Hardware ==&lt;br /&gt;
&lt;br /&gt;
The sampling front end stores a short 16K-sample buffer at 8GHz (125ps) which is driven directly into a multiplexer stage then into a Clock/Trigger state machine that allows for complex clock/signal-qualifier sequences, and signal sequence storage control (conditional storage, complex conditional triggering, or cascaded triggering )&lt;br /&gt;
&lt;br /&gt;
Sampled data is passed into the multiplexer, allowing to sample all probe channels (1X), or half the probe channels at twice the speed (2X / DDR mode) or one quater of the probe channels at four times the speed (4X)&lt;br /&gt;
 &lt;br /&gt;
Irrespective of the multiplexer speed, samples are stored along with 51-Bits at 125 ps resolution timestamps (aprox 3 days) either continuously or conditionally based on one of the trigger controller edge detection methods.&lt;br /&gt;
&lt;br /&gt;
The trigger controller has&lt;br /&gt;
 * 16 Independent Trigger States&lt;br /&gt;
 * with 16 Conditional expression clauses per state&lt;br /&gt;
 * with 8 Events per Conditional expression Clause&lt;br /&gt;
 * Each Conditional expression clauses can take 8 Actions&lt;br /&gt;
&lt;br /&gt;
Events&lt;br /&gt;
  * 18 Events&lt;br /&gt;
    Single Channel, Group, Word, Range, signal transition, glitch, setup-hold violation, timer hit, counter hit, external signal, snapshot.&lt;br /&gt;
  * 2 counter/timers &lt;br /&gt;
  * plus 16 other resources ( Word value recognizers, Signal Transition recognizers )&lt;br /&gt;
  * 4 Range Recognizers&lt;br /&gt;
&lt;br /&gt;
Actions&lt;br /&gt;
 * Trigger main, trigger MagniVu, &lt;br /&gt;
 * store, don’t store, start store, stop store,&lt;br /&gt;
 * increment counter, decrement counter, reset counter,&lt;br /&gt;
 * start timer, stop timer, reset timer, snapshot current&lt;br /&gt;
 * sample, goto state, set/clear signal, do nothing.&lt;br /&gt;
&lt;br /&gt;
&lt;br /&gt;
== Photos ==&lt;br /&gt;
&lt;br /&gt;
TODO.&lt;br /&gt;
&lt;br /&gt;
== Protocol ==&lt;br /&gt;
&lt;br /&gt;
TODO.&lt;br /&gt;
&lt;br /&gt;
== Resources ==&lt;br /&gt;
&lt;br /&gt;
* [https://www.tek.com/tla5201-manual/tla5200-series] (PDF)&lt;br /&gt;
&lt;br /&gt;
[[Category:Device]]&lt;br /&gt;
[[Category:Logic analyzer]]&lt;br /&gt;
[[Category:In progress]]&lt;/div&gt;</summary>
		<author><name>JapOnOff</name></author>
	</entry>
	<entry>
		<id>https://sigrok.org/w/index.php?title=User:JapOnOff&amp;diff=13250</id>
		<title>User:JapOnOff</title>
		<link rel="alternate" type="text/html" href="https://sigrok.org/w/index.php?title=User:JapOnOff&amp;diff=13250"/>
		<updated>2018-01-30T09:19:05Z</updated>

		<summary type="html">&lt;p&gt;JapOnOff: Created page with &amp;quot;Avid fan of Tektronix logic analyzers and scopes. http://japonoff.blogspot.jp/&amp;quot;&lt;/p&gt;
&lt;hr /&gt;
&lt;div&gt;Avid fan of Tektronix logic analyzers and scopes.&lt;br /&gt;
http://japonoff.blogspot.jp/&lt;/div&gt;</summary>
		<author><name>JapOnOff</name></author>
	</entry>
</feed>