]> sigrok.org Git - sigrok-dumps.git/commitdiff
Add sample 1MHz clock signal dumps.
authorUwe Hermann <redacted>
Fri, 28 Dec 2012 21:59:12 +0000 (22:59 +0100)
committerUwe Hermann <redacted>
Fri, 28 Dec 2012 21:59:12 +0000 (22:59 +0100)
random/1mhz_clock/1mhz_clock_16channels.sr [new file with mode: 0644]
random/1mhz_clock/1mhz_clock_1channels.sr [new file with mode: 0644]
random/1mhz_clock/1mhz_clock_4channels.sr [new file with mode: 0644]
random/1mhz_clock/1mhz_clock_7channels.sr [new file with mode: 0644]
random/1mhz_clock/1mhz_clock_8channels.sr [new file with mode: 0644]
random/1mhz_clock/1mhz_clock_9channels.sr [new file with mode: 0644]
random/1mhz_clock/README [new file with mode: 0644]

diff --git a/random/1mhz_clock/1mhz_clock_16channels.sr b/random/1mhz_clock/1mhz_clock_16channels.sr
new file mode 100644 (file)
index 0000000..c9b5965
Binary files /dev/null and b/random/1mhz_clock/1mhz_clock_16channels.sr differ
diff --git a/random/1mhz_clock/1mhz_clock_1channels.sr b/random/1mhz_clock/1mhz_clock_1channels.sr
new file mode 100644 (file)
index 0000000..0fdd10e
Binary files /dev/null and b/random/1mhz_clock/1mhz_clock_1channels.sr differ
diff --git a/random/1mhz_clock/1mhz_clock_4channels.sr b/random/1mhz_clock/1mhz_clock_4channels.sr
new file mode 100644 (file)
index 0000000..6cc3e06
Binary files /dev/null and b/random/1mhz_clock/1mhz_clock_4channels.sr differ
diff --git a/random/1mhz_clock/1mhz_clock_7channels.sr b/random/1mhz_clock/1mhz_clock_7channels.sr
new file mode 100644 (file)
index 0000000..0c84367
Binary files /dev/null and b/random/1mhz_clock/1mhz_clock_7channels.sr differ
diff --git a/random/1mhz_clock/1mhz_clock_8channels.sr b/random/1mhz_clock/1mhz_clock_8channels.sr
new file mode 100644 (file)
index 0000000..30f52fc
Binary files /dev/null and b/random/1mhz_clock/1mhz_clock_8channels.sr differ
diff --git a/random/1mhz_clock/1mhz_clock_9channels.sr b/random/1mhz_clock/1mhz_clock_9channels.sr
new file mode 100644 (file)
index 0000000..fc7504a
Binary files /dev/null and b/random/1mhz_clock/1mhz_clock_9channels.sr differ
diff --git a/random/1mhz_clock/README b/random/1mhz_clock/README
new file mode 100644 (file)
index 0000000..a715bca
--- /dev/null
@@ -0,0 +1,35 @@
+-------------------------------------------------------------------------------
+1MHz clock signal
+-------------------------------------------------------------------------------
+
+This is a set of example captures of a digital 1MHz clock signal (rectangle
+signal) generated using a function generator, sampled using a logic analyzer.
+
+
+Logic analyzer setup
+--------------------
+
+The logic analyzer used was a Braintechnology USB-LPS (at 12MHz):
+
+  Probe       Signal
+  -----------------------------
+  1           1MHz clock signal
+
+
+Data
+----
+
+The sigrok command line used was:
+
+  sigrok-cli --driver fx2lafw -d samplerate=12mhz --time 1s \
+             -o <filename> -p XXXX
+
+XXXX specifies how many probes to sample/save:
+
+ - 1 signal:   -p 1
+ - 4 signals:  -p 1-4
+ - 7 signals:  -p 1-7
+ - 8 signals:  -p 1-8
+ - 9 signals:  -p 1-9
+ - 16 signals: -p 1-16
+