import sigrokdecode as srd
# JTAG debug port data registers (in IR[3:0]) and their sizes (in bits)
+# Note: The ARM DAP-DP is not IEEE 1149.1 (JTAG) compliant (as per ARM docs),
+# as it does not implement the EXTEST, SAMPLE, and PRELOAD instructions.
+# Instead, BYPASS is decoded for any of these instructions.
ir = {
'1111': ['BYPASS', 1], # Bypass register
'1110': ['IDCODE', 32], # ID code register
# TODO: All start/end sample values in self.put() calls are bogus.
+# Bits[31:28]: Version (here: 0x3)
+# JTAG-DP: 0x3, SW-DP: 0x2
+# Bits[27:12]: Part number (here: 0xba00)
+# JTAG-DP: 0xba00, SW-DP: 0xba10
+# Bits[11:1]: JEDEC (JEP-106) manufacturer ID (here: 0x23b)
+# Bits[11:8]: Continuation code ('ARM Limited': 0x04)
+# Bits[7:1]: Identity code ('ARM Limited': 0x3b)
+# Bits[0:0]: Reserved (here: 0x1)
+def decode_device_id_code(bits):
+ id_hex = '0x%x' % int('0b' + bits, 2)
+ ver = '0x%x' % int('0b' + bits[-32:-28], 2)
+ part = '0x%x' % int('0b' + bits[-28:-12], 2)
+ manuf = '0x%x' % int('0b' + bits[-12:-1], 2)
+ res = '0x%x' % int('0b' + bits[-1], 2)
+ return (id_hex, ver, part, manuf, res)
+
+def dpacc_data_in(bits):
+ data, a, rnw = bits[:-3], bits[-3:-1], bits[-1]
+ data_hex = '0x%x' % int('0b' + data, 2)
+ r = 'Read request' if (rnw == '1') else 'Write request'
+ return 'DATA: %s, A: %s, RnW: %s' % (data_hex, reg[a], r)
+
+def dpacc_data_out(bits):
+ data, ack = bits[:-3], bits[-3:]
+ data_hex = '0x%x' % int('0b' + data, 2)
+ ack_meaning = ack_val[ack]
+ return 'DATA: %s, ACK: %s' % (data_hex, ack_meaning)
+
class Decoder(srd.Decoder):
api_version = 1
id = 'jtag_stm32'
def handle_reg_idcode(self, bits):
# TODO
+ # IDCODE is a read-only register which is always accessible.
+ # IR == IDCODE: The device ID code is shifted out via DR next.
self.put(self.ss, self.es, self.out_ann,
- [0, ['IDCODE: 0x%x' % int('0b' + bits, 2)]])
+ [0, ['IDCODE: %s (ver=%s, part=%s, manuf=%s, res=%s)' % \
+ decode_device_id_code(bits)]])
+ # DPACC is used to access debug port registers (CTRL/STAT, SELECT, RDBUFF).
# When transferring data IN:
# Bits[34:3] = DATA[31:0]: 32bit data to transfer (write request)
# Bits[2:1] = A[3:2]: 2-bit address of a debug port register
self.put(self.ss, self.es, self.out_ann, [0, ['DPACC: ' + bits]])
# TODO: When to use Data IN / Data OUT?
+ self.put(self.ss, self.es, self.out_ann, [0, [dpacc_data_in(bits)]])
+ self.put(self.ss, self.es, self.out_ann, [0, [dpacc_data_out(bits)]])
- # Data IN
- data, a, rnw = bits[:-3], bits[-3:-1], bits[-1]
- data_hex = '0x%x' % int('0b' + data, 2)
- r = 'Read request' if (rnw == '1') else 'Write request'
- s = 'DATA: %s, A: %s, RnW: %s' % (data_hex, reg[a], r)
- self.put(self.ss, self.es, self.out_ann, [0, [s]])
-
- # Data OUT
- data, ack = bits[:-3], bits[-3:]
- data_hex = '0x%x' % int('0b' + data, 2)
- ack_meaning = ack_val[ack]
- s = 'DATA: %s, ACK: %s' % (data_hex, ack_meaning)
- self.put(self.ss, self.es, self.out_ann, [0, [s]])
-
+ # APACC is used to access all Access Port (AHB-AP) registers.
# When transferring data IN:
# Bits[34:3] = DATA[31:0]: 32bit data to shift in (write request)
# Bits[2:1] = A[3:2]: 2-bit address (sub-address AP register)
self.put(self.ss, self.es, self.out_ann, [0, ['APACC: ' + bits]])
# TODO: When to use Data IN / Data OUT?
-
- # Data IN
- data, a, rnw = bits[:-3], bits[-3:-1], bits[-1]
- data_hex = '0x%x' % int('0b' + data, 2)
- r = 'Read request' if (rnw == '1') else 'Write request'
- s = 'DATA: %s, A: %s, RnW: %s' % (data_hex, reg[a], r)
- self.put(self.ss, self.es, self.out_ann, [0, [s]])
-
- # Data OUT
- data, ack = bits[:-3], bits[-3:]
- data_hex = '0x%x' % int('0b' + data, 2)
- ack_meaning = ack_val[ack]
- s = 'DATA: %s, ACK: %s' % (data_hex, ack_meaning)
- self.put(self.ss, self.es, self.out_ann, [0, [s]])
+ self.put(self.ss, self.es, self.out_ann, [0, [dpacc_data_in(bits)]])
+ self.put(self.ss, self.es, self.out_ann, [0, [dpacc_data_out(bits)]])
def handle_reg_abort(self, bits):
# Bits[31:1]: reserved. Bit[0]: DAPABORT.
self.state = 'IDLE'
elif self.state in ('IDCODE', 'DPACC', 'APACC', 'ABORT', 'UNKNOWN'):
# In these states we're interested in outgoing bits (TDO).
- # if cmd != 'DR TDO':
- if cmd not in ('DR TDI', 'DR TDO'):
+ if cmd != 'DR TDO':
+ # if cmd not in ('DR TDI', 'DR TDO'):
return
handle_reg = getattr(self, 'handle_reg_%s' % self.state.lower())
handle_reg(val)