2 ## This file is part of the sigrok project.
4 ## Copyright (C) 2012 Uwe Hermann <uwe@hermann-uwe.de>
6 ## This program is free software; you can redistribute it and/or modify
7 ## it under the terms of the GNU General Public License as published by
8 ## the Free Software Foundation; either version 2 of the License, or
9 ## (at your option) any later version.
11 ## This program is distributed in the hope that it will be useful,
12 ## but WITHOUT ANY WARRANTY; without even the implied warranty of
13 ## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 ## GNU General Public License for more details.
16 ## You should have received a copy of the GNU General Public License
17 ## along with this program; if not, write to the Free Software
18 ## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
21 # Texas Instruments TLC5620 protocol decoder
23 import sigrokdecode as srd
32 class Decoder(srd.Decoder):
36 longname = 'Texas Instruments TLC5620'
37 desc = 'Texas Instruments TLC5620 8-bit quad DAC.'
42 {'id': 'clk', 'name': 'CLK', 'desc': 'Serial interface clock'},
43 {'id': 'data', 'name': 'DATA', 'desc': 'Serial interface data'},
46 {'id': 'load', 'name': 'LOAD', 'desc': 'Serial interface load control'},
47 {'id': 'ldac', 'name': 'LDAC', 'desc': 'Load DAC'},
51 ['Text', 'Human-readable text'],
52 ['Warnings', 'Human-readable warnings'],
55 def __init__(self, **kwargs):
60 self.ss_dac = self.es_dac = 0
61 self.ss_gain = self.es_gain = 0
62 self.ss_value = self.es_value = 0
64 def start(self, metadata):
65 # self.out_proto = self.add(srd.OUTPUT_PROTO, 'tlc5620')
66 self.out_ann = self.add(srd.OUTPUT_ANN, 'tlc5620')
71 def handle_11bits(self):
72 s = "".join(str(i) for i in self.bits[:2])
73 self.put(self.ss_dac, self.es_dac, self.out_ann,
74 [0, ['DAC select: %s' % dacs[int(s, 2)]]])
76 self.put(self.ss_gain, self.es_gain, self.out_ann,
77 [0, ['Gain: x%d' % (1 + self.bits[2])]])
79 s = "".join(str(i) for i in self.bits[3:])
80 self.put(self.ss_value, self.es_value, self.out_ann,
81 [0, ['DAC value: %d' % int(s, 2)]])
85 def decode(self, ss, es, data):
86 for (self.samplenum, pins) in data:
88 # Ignore identical samples early on (for performance reasons).
89 if self.oldpins == pins:
91 self.oldpins, (clk, data, load, ldac) = pins, pins
93 # DATA is shifted in the DAC on the falling CLK edge (MSB-first).
94 # TODO: Handle various LOAD-/LDAC-controlled methods.
95 if not (self.oldclk == 1 and clk == 0):
99 # The DAC has received a new bit, store it.
100 self.bits.append(data)
102 if self.state == 'IDLE':
103 # Wait until we have read 11 bits, then parse them.
104 l, s = len(self.bits), self.samplenum
108 self.es_dac = self.ss_gain = s
110 self.es_gain = self.ss_value = s
115 raise Exception('Invalid state: %s' % self.state)