X-Git-Url: https://sigrok.org/gitweb/?a=blobdiff_plain;f=decoders%2Fswd%2Fpd.py;h=9b318d281a5cc008b9aa41e550dc48e0a0bb8ac3;hb=e809f7bc100f2d67bc45f35ce8fc3f01dc6684c0;hp=f2abf1f105ef0346164d048b146f56ae41906be0;hpb=dcfb60a1658243c3130774fe00645e7fedb23211;p=libsigrokdecode.git diff --git a/decoders/swd/pd.py b/decoders/swd/pd.py index f2abf1f..9b318d2 100644 --- a/decoders/swd/pd.py +++ b/decoders/swd/pd.py @@ -65,7 +65,7 @@ BIT_CTRLSTAT_ORUNDETECT = 1 ANNOTATIONS = ['reset', 'enable', 'read', 'write', 'ack', 'data', 'parity'] class Decoder(srd.Decoder): - api_version = 2 + api_version = 3 id = 'swd' name = 'SWD' longname = 'Serial Wire Debug' @@ -92,10 +92,9 @@ class Decoder(srd.Decoder): ('parity', 'PARITY'), ) - def __init__(self, **kwargs): + def __init__(self): # SWD data/clock state self.state = 'UNKNOWN' - self.oldclk = -1 self.sample_edge = RISING self.ack = None # Ack state of the current phase self.ss_req = 0 # Start sample of current req @@ -142,11 +141,10 @@ class Decoder(srd.Decoder): }[(self.apdp, self.rw)] self.putp(ptype, (self.addr, self.data, self.ack)) - def decode(self, ss, es, data): - for (self.samplenum, (clk, dio)) in data: - if clk == self.oldclk: - continue # Not a clock edge. - self.oldclk = clk + def decode(self): + while True: + # Wait for any clock edge. + clk, dio = self.wait({0: 'e'}) # Count rising edges with DIO held high, # as a line reset (50+ high edges) can happen from any state. @@ -340,7 +338,7 @@ class Decoder(srd.Decoder): }[self.addr] elif self.apdp == 'AP': if self.rw == 'R': - return 'W AP%x' % self.addr + return 'R AP%x' % self.addr elif self.rw == 'W': return 'W AP%x' % self.addr