X-Git-Url: http://sigrok.org/gitweb/?a=blobdiff_plain;f=decoders%2Fuart%2Fpd.py;h=18507cf7597924516342f0aceafcb2963af2c892;hb=3dd546c15fc973b3495f0d2557333e9ef31ca7dd;hp=00be94bdd1b50da1a501a8d066716c992305ab85;hpb=e0a0123d2f7f1039fe52f24591dff262b4f8935c;p=libsigrokdecode.git diff --git a/decoders/uart/pd.py b/decoders/uart/pd.py index 00be94b..18507cf 100644 --- a/decoders/uart/pd.py +++ b/decoders/uart/pd.py @@ -21,7 +21,7 @@ import sigrokdecode as srd ''' -Protocol output format: +OUTPUT_PYTHON format: UART packet: [, , ] @@ -77,13 +77,13 @@ class Decoder(srd.Decoder): license = 'gplv2+' inputs = ['logic'] outputs = ['uart'] - probes = [ + probes = [] + optional_probes = [ # Allow specifying only one of the signals, e.g. if only one data # direction exists (or is relevant). {'id': 'rx', 'name': 'RX', 'desc': 'UART receive line'}, {'id': 'tx', 'name': 'TX', 'desc': 'UART transmit line'}, ] - optional_probes = [] options = { 'baudrate': ['Baud rate', 115200], 'num_data_bits': ['Data bits', 8], # Valid: 5-9. @@ -118,7 +118,7 @@ class Decoder(srd.Decoder): def putp(self, data): s, halfbit = self.samplenum, int(self.bit_width / 2) - self.put(s - halfbit, s + halfbit, self.out_proto, data) + self.put(s - halfbit, s + halfbit, self.out_python, data) def putbin(self, rxtx, data): s, halfbit = self.startsample[rxtx], int(self.bit_width / 2) @@ -139,7 +139,7 @@ class Decoder(srd.Decoder): self.oldpins = [1, 1] def start(self): - self.out_proto = self.register(srd.OUTPUT_PYTHON) + self.out_python = self.register(srd.OUTPUT_PYTHON) self.out_bin = self.register(srd.OUTPUT_BINARY) self.out_ann = self.register(srd.OUTPUT_ANN) @@ -293,7 +293,6 @@ class Decoder(srd.Decoder): def decode(self, ss, es, data): if self.samplerate is None: raise Exception("Cannot decode without samplerate.") - # TODO: Either RX or TX could be omitted (optional probe). for (self.samplenum, pins) in data: # Note: Ignoring identical samples here for performance reasons @@ -302,8 +301,17 @@ class Decoder(srd.Decoder): # continue self.oldpins, (rx, tx) = pins, pins + # Either RX or TX (but not both) can be omitted. + has_pin = [rx in (0, 1), tx in (0, 1)] + if has_pin == [False, False]: + raise Exception('Either TX or RX (or both) pins required.') + # State machine. for rxtx in (RX, TX): + # Don't try to handle RX (or TX) if not supplied. + if not has_pin[rxtx]: + continue + signal = rx if (rxtx == RX) else tx if self.state[rxtx] == 'WAIT FOR START BIT':